This paper describes a novel video specific instruction set architecture for ASIP design. With single instruction multiple data (SIMD) instructions, two destination modes, and video specific instructions, an instruction set architecture is introduced to enhance the performance for video applications. Furthermore, we quantify the improvement on H.263 encoding. In this paper, we evaluate and compare the performance of VS-ISA, other DSPs (digital signal processors), and conventional SIMD media extensions in the context of video coding. Our evaluation results show that VS-ISA improves the processor’s performance by approximately 5x on H.263 encoding, and VS-ISA outperforms other architectures by 1.6x to 8.57x in computing IDCT.

Copyright © 2007 Zheng Shen et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

1. INTRODUCTION

For competitive markets like consumer electronics or telecommunications, application-specific integrated circuit (ASIC) often lacks flexibility and programmability. Programmable digital signal processor (DSP) is difficult to meet the cost, size, and power consumption demands. Application specific instruction processor (ASIP) can compromise advantages of custom ASIC chips and general DSP chips. In other words, ASIP chips adopt high performance and low power of ASIC chips and flexibility of DSP chips [1–5].

There has been a growing interest in the role of ASIPs in advanced multimedia system [3, 4]. Configurable ASIPs [2] combine elements form both traditional DSP and application-specific hardware accelerator into processor’s architecture for media application. By exploiting data parallelism using application-specific instructions, configurable ASIPs gain significant performance improvement.

The common method to design ASIP is exploiting the design space based on a special architecture, including application-specific instruction library and function unit library developing [5]. The addition of key new instructions to the processor for target application is more efficient and easier to update.

Multimedia signal processing technology has been developed with the increasing of consumer electronics demands. Progress in multimedia technology research has led to an increasing number of standards, such as MPEG2, MPEG4, H.263, and H.264/AVC. More recent standards introduce new encoding tools to offer improved performance in terms of picture quality at certain bitrate. However, this does not mean that older standards become obsolete. The introduction of new standards to the market is a gradual process, which means that the instruction set architecture (ISA) for the ASIP design is continuously updated to address and compute requirements of new video standards.

Existing single instruction multidata (SIMD) multimedia extensions and DSPs support various instructions to execute packed operations between two registers. These operations are used for various video signal processing, such as motion estimation and compensation, discrete cosine transform (DCT), and inverse-DCT (IDCT). The key idea in multimedia extensions, such as Intel’s MMX, SSE1 and SSE2, Sun’s VIS, HP’s MAX, Compaq’s MVI, MIPS’s MDMX, and Motorola’s AltiVec [6], is the exploitation of subword parallelism in SIMD fashion. TMS320c64xx of Texas Instruments supports special instructions for multimedia signal processing, such as SUBABS4, AVGx. Trimedia CPU64 introduced two slot operations, collapsed load instructions with interpolation, and so forth [12–17].

This paper presents a novel ISA named VS-ISA (video specific instruction set architecture) to the THUASDSP2004 architecture, which is a video specific DSP architecture for ASIP design and scalable for ISA update [7]. We quantify the performance improvement on H.263 encoding. We also show how the new instruction can be used to optimize modules of other video standards, such as MPEG4 and H.264/AVC.
2. THUASDSP2004 ARCHITECTURE OVERVIEW

THUASDSP2004 consists of two parts, a very long instruction word (VLIW) architecture DSP core and a hardware coprocessor part. Figure 1 shows the overview of the whole architecture. The VLIW DSP core contains one global register file and four local register files. Every local register file is corresponding to a function unit cluster. A function unit cluster can contain two function units. Every function unit in a cluster has its own access port to the corresponding local register file, and all function units in the same cluster share a set of access ports to the global register file. Every register file contains sixteen 32-bit registers [7]. The hardware coprocessor part has a variable-length coding (VLC) processor for encoding, a variable-length decoding (VLD) processor for decoding, an image coprocessor for transforming color format between YUV and RGB, and a video specific direct memory access (DMA) for video data transfer.

THUASDSP2004 ISA has basic 74 instructions and can work well at the frequency of 150 MHz. As VLIW architecture, the DSP core issues 8 instructions every cycle, and the instruction throughput is 1200 MIPS.

THUASDSP2004 has a VLIW-like architecture, which can be compared with TMS320C6000 family of Texas Instruments (TI). And the performance of THUASDSP2004 is similar as that of TMS320C62xx in video coding [7].

3. VIDEO APPLICATION CHARACTERISTICS

As seen in Figure 2, standard source video codecs such as MPEG4, H.263, and H.264/AVC consist of standard modules, such as motion estimation (ME), discrete cosine transform (DCT), quantization and dequantization, and so forth.

Within video application, the high degrees of parallelism and high memory bandwidth have been well researched [8]. The size of datapath is another factor that has yet to be determined for video processing. The integer data size for multimedia is typically believed to require only 8 or 16 bits. We primarily focus on the data parallelism, memory bandwidth, and the small integer operands in instruction set designing. We applied certain rules while identifying new instructions.

(a) A rule that is specific on video application characteristic

New instructions proposed are expected to get significant performance enhancement for video coding. Performance improvement should be measured at the application level, rather than the module level.
New instructions typically add function logic to the exiting datapath. The increase of critical path caused by addition logic should be avoided or kept to minimum.

4. VIDEO SPECIFIC INSTRUCTION SET ARCHITECTURE

This section describes VS-ISA and its enhancement to THUASDSP2004 basic ISA on video application. All modules’ implementations are self-contained functions: function–call and function–return overheads are included, function inputs are read from memory, and outputs are written to memory.

As mentioned in Section 3, video application data has the character of high degree of parallelism and the integer data sizes for video typically require only 8 or 16 bits. For instances, the data sizes are 8 bits for motion estimation in almost every video codec standard, such as H.263, H.264/AVC, while the data sizes are 16 bits for integer transform. THUASDSP2004 having 32-bit datapath, within SIMD operations, packed data types store either four 8-bit values or two 16-bit values in a single 32-bit register, or four 16-bit values in a 64-bit register pair. VS-ISA proposes SIMD instructions of packed 8-bit data type for motion estimation and packed 16-bit data type for integer transform, quantization, and in-quantization.

There are two destination modes in VS-ISA: single destination mode and double destination mode. When single destination mode is used, results will be written to the destination register specified by destination address. While double destination mode is used, results will be written not only to the destination register but also the associate register of the destination register. By this mean, results can be easily duplicated while it costs only one bit in instruction code to indicate the destination mode. Data duplication is very useful when the result of one operation is used by many sequent operations, especially when software pipelining is executing [9].

4.1. Proposed instructions for motion estimation

A significant part of the computation complexity of video application is found in motion estimation. Motion estimation is used to exploit the inherent temporal redundancy of a video image. In a typical motion estimation process, each frame is divided into 16 × 16 macroblocks. Most compu-
respectively, Y1 and Y0 are the pixel luminance values from current frame and reconstructed frame. Equation (1) is composed of sixty four (2). With THUASDSP2004 basic ISA, (2) needs eight 8-bit loads, four subtractions, four multiplications, four additions, totally 20 operations. As Figure 3 shows, with SUB4ADD and LDDWNA (load nonaligned doubleword) instructions in VS-ISA, (2) just needs an LDDWNA, a SUB4ADD, and an addition, totally three operations. As seen in Table 1, using software pipeline, one loop can implement a doubleword operation (64-bit, eight 8-bit pixels), so the execution cycles of SAD is reduced from 263 cycles to 37 cycles, and the performance gets an enhancement of 7.1x.

Whereas the H.263 and MPEG2 standard allows for fractional motion vectors at half pixel granularity, the MPEG4 and H.264/AVC standards support quarter pixel granularity. The calculation of reference data at fractional positions is more involved. As the reference data position is not word align, so the processor with LDDWNA (load nonaligned doubleword) can load 64 bits (eight 8-bit pixels) every cycle.

Interpolation is another key module in motion estimation, which is used in subpixel prediction. For H.263, as seen in Figure 4, interpolation can be classified to 3 modes of operations: horizontal interpolation, vertical interpolation, and rectangle interpolation. With ITPL8PH, ITPL8PV, ITPL8PR, shown in Figure 5, the performance gets an enhancement of 3.4x.

More complex interpolation is efficiently implemented with ITPL6HST, ITPL8HST instructions. Given 8 horizontal neighboring image pixels, p0, p1, . . . , p7, with pi located at horizontal position i, as seen in formula (3), H.264/AVC standard calculates r at horizontal position 3(1/2) using a 6-tap filter; while in formula (4), MPEG4 standard calculates r at horizontal position 3(1/2) using an 8-tap filter,

\[
\begin{align*}
 r &= 2p1 - 10p2 + 40p3 + 40p4 - 10p5 + 2p6 + 32 \\
 r &= \text{Max}(\min(p \geq 6, 0), 255), \\
 r &= -2p0 + 6p1 - 12p2 + 40p3 + 40p4 - 12p5 + 6p6 - 2p7 + \text{rounding} \\
 r &= \text{Max}(\min(p \geq 6, 0), 255).
\end{align*}
\]

### 4.2. Proposed instructions for integer transform

The 8 × 8 2D-DCT and 2D-IDCT are row-column separated into 8-point 1D transforms with 16-bit width data. We use the Chen algorithm [9] for DCT and Loeffler algorithm [10] for IDCT. Both algorithms make frequent use of butterfly
and rotate operators, defined by formula (5). Either operator has two inputs and produces two outputs,

\[
\begin{align*}
\text{butterfly}(a, b) & : r_1 = a + b; \\
r_2 = a - b; \\
\text{rotate}(a, b) & : r_1 = a^* \cos(\theta) - b^* \sin(\theta); \\
r_2 = a^* \sin(\theta) + b^* \cos(\theta).
\end{align*}
\]

(5)

VS-ISA includes specific instructions for butterfly and rotate operators. As seen in Figure 6, BTF2 (two 16-bit subwords butterfly) could implement two 16-bit conjugated operators in one clock cycle, and two 16-bit rotate operators using RTT2SRMx (two 16-bit subwords rotate with signed round in mode x) could be calculated in parallel. Signed rounding has 3 clip modes; each mode has a given r. VS-ISA also uses dot product instructions to process rotate operator. Two-dot production instructions, as shown in Figures 6(c) and 6(d), could implement rotate operator in two-clock cycles.

The DCT code is compiled and scheduled manually into 35 VLIW instructions, including function call/return over-

head, loading the 8 × 8 pixels, performing the 2-dimensional DCT, and storing the 8 × 8 coefficients back in memory.

4.3. Proposed instructions for quantization and dequantization

Quantization module produces a block of quantized frequency coefficients, based on a matrix of quantized value, as (6). While dequantization produces a block of dequantized frequency coefficients, based on inverse quantized value, as (7). Both algorithms make frequent use of round operator, as seen in (8). With THUASDSP2004 basic ISA, round operation needs two instructions to implement sign function, taking up a condition register, NEG instruction to negative coefficient, ADD, and ASHR to add round and shift right, totally 5 operations. As seen in Figure 7, with RND2 instruction in VS-ISA, two 16-bit subwords round operation just needs 1 operation,

\[
\begin{align*}
\text{level} &= \text{sign}(\text{COF}) \times ([|\text{COF}| \times \text{reciprocals} + \text{round}) \\
& \geq Q_{-p}t; \\
2QP &= \text{reciprocals} \geq Q_{-p}t; \\
\text{COF}' = \text{sign}(\text{level}) \times QP \times (2 \times |\text{level}| + 1) \\
a &= (b + \text{sign}(b) \times 2^{p-1}) \gg R; \\
\text{if } (R = 0), a &= b + \text{sign}(b).
\end{align*}
\]

(6) (7) (8)

4.4. Hardware modification for proposed instructions

As seen in Figure 8, for implementing SIMD instructions, SIMD switch logic is added to all function units. Within SIMD operations, packed data types store either four 8-bit values or two 16-bit values in a single 32-bit register, or four 16-bit values in a 64-bit register pair. For packed two 16-bit data, the switch logics dispatch the single 32-bit register value as two independent 16-bit values to function units. And for packed 8-bit data, the switch logics dispatch four independent 8-bit values to function units.

Function units (FUs) need some extra logic for the proposed instructions. The most significant modification is in MP unit. As seen in Figure 8(a), for supporting 32 × 32 multiplication as well as parallel 16 × 16 multiplication, there are four 16 × 16 multipliers with round logic, to implement video specific instructions, such as BTF2, RTT2SRMx. The MP unit is the critical path of the whole processor. To support RND instructions, a sign function unit is added to AB unit, as seen in Figure 8(b). And to support interpolate operations, the SIMD combine logic of AL unit needs combining the eight 8-bit addition results to a 64-bit value, and storing it to a 64-bit register pair.

Table 2 shows the hardware overhead for supporting proposed SIMD and video specific instructions. Comparing with the basic architecture, the critical path of modified function units increase from 1.1% to 5.1%, and the modified function unit area increases from 4.3% to 7.3%.
Table 3: Performance on H.263 encoding with normalized data.

<table>
<thead>
<tr>
<th>Sequence</th>
<th>Bitrate</th>
<th>H.263 encoding (fps), working on 150 MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>TMS320-C62xx</td>
</tr>
<tr>
<td>Foreman QCIF</td>
<td>32 k</td>
<td>124</td>
</tr>
</tbody>
</table>

Table 4: Performance with THUASDSP2004 ISA and VS-ISA.

<table>
<thead>
<tr>
<th>H.263 encoding module/function</th>
<th>THUASDSP2004 (cycles)</th>
<th>VS-ISA (cycles)</th>
<th>Enhancement</th>
</tr>
</thead>
<tbody>
<tr>
<td>DCT, 8 × 8</td>
<td>160</td>
<td>35</td>
<td>4.57x</td>
</tr>
<tr>
<td>IDCT, 8 × 8</td>
<td>168</td>
<td>38</td>
<td>4.42x</td>
</tr>
<tr>
<td>Quant, 8 × 8</td>
<td>138</td>
<td>22</td>
<td>6.27x</td>
</tr>
<tr>
<td>Dequant, 8 × 8</td>
<td>170</td>
<td>18</td>
<td>9.44x</td>
</tr>
<tr>
<td>SAD, 8 × 8</td>
<td>263</td>
<td>37</td>
<td>7.12x</td>
</tr>
<tr>
<td>Interpolate_MB</td>
<td>913</td>
<td>268</td>
<td>3.41x</td>
</tr>
<tr>
<td>Motion estimation_MB</td>
<td>11604</td>
<td>2385</td>
<td>4.87x</td>
</tr>
<tr>
<td>Difference calculation_MB</td>
<td>962</td>
<td>286</td>
<td>3.36x</td>
</tr>
<tr>
<td>Reconstruction_MB</td>
<td>1230</td>
<td>375</td>
<td>3.28x</td>
</tr>
<tr>
<td>I-frame</td>
<td>3992</td>
<td>692</td>
<td>5.77x</td>
</tr>
<tr>
<td>P-frame</td>
<td>17976</td>
<td>3822</td>
<td>4.70x</td>
</tr>
</tbody>
</table>

5. PERFORMANCE EVALUATION

We use assembly code written manually to evaluate the performance of VS-ISA. The processor operates at 150 MHz, synthesized with SMIC 0.18 library under worst case condition, with 128-Kbyte onchip memory.

We encoded the “Foreman” sequence at QCIF resolution at 451 frames per second, as shown in Table 3, with a target bitrate of 32 kbps on H.263 encoding. Frames are represented in a 4:2:0 format, resulting in six blocks per macroblock, while THUASDSP2004 encodes the video sequence at 96 frames per second and TI’s TMS320C64xx encodes at 253 frames per second.

Table 4 gives a performance comparison between VS-ISA and THUASDSP2004. As seen, VS-ISA enhances the processor performance by 5.77x in I-frame and 4.70x in P-frame.

As an example of the power of the combined approach of VLIW, subword parallelism, and an extensive set of operations, the inverse-discrete cosine transform (IDCT) [11] computation is an interesting benchmark from the targeted application domain. Figure 9 shows the comparison of the number of clock cycles to compute the IDCT of an 8 × 8 block between VS-ISA and other different architectures. As seen, VS-ISA outperforms both DSPs and SIMD multimedia extensions architectures by 1.6x to 8.57x in computing the IDCT [12–17].

Figure 9 has been included for comparison of instruction sets, but is not suited for performance comparisons. The VS-ISA is still in development, whereas the other processors are already in production. Moreover, clock frequency differences are significant, and the hardware cost is not under consideration.

6. CONCLUSION AND FUTURE WORK

This paper proposes an efficient instruction set named VS-ISA and its hardware architecture to implement the video application. A processor with VS-ISA based on THUASDSP2004 6-issue VLIW architecture is implemented to quantify the performance. The power of VLIW parallelism in combination with SIMD subword parallelism and the video specific instruction set have been demonstrated with an extremely compact IDCT standard module and the whole H.263 baseline encoding, and a satisfied result achieved.

In the future, we will optimize the datapath with full customized designing, rather than being synthesized with standard cell library, to improve the performance of the processor. The work will be done to quantify the performance improvement on H.264/AVC and MPEG4 standard.

ACKNOWLEDGMENTS

This paper is supported by the National Natural Science Foundation of China (NSFC) under Grant no. 60236020. The project funded by Tsinghua Basic Research Foundation.

REFERENCES


Submit your manuscripts at
http://www.hindawi.com