Research Article

All-Printed Thin-Film Transistor Based on Purified Single-Walled Carbon Nanotubes with Linear Response

Guiru Gu,1 Yunfeng Ling,1 Runyu Liu,1 Puminun Vasinajindakaw,1 Xuejun Lu,1 Carissa S. Jones,2 Wu-Sheng Shih,2 Vijaya Kayastha,2 Nick L. Downing,2 Xuliang Han,3 Harish Subbaraman,4 Dan Pham,5 Ray T. Chen,5 Maggie Yihong Chen,6 Urs Berger,7 and Mike Renn7

1 Department of Electrical and Computer Engineering, University of Massachusetts Lowell, One University Avenue, Lowell, MA 01854, USA
2 Advanced Technologies R&D, Brewer Science, Inc., 2401 Brewer Drive, Rolla, MO 65401, USA
3 11821 Sterling Panorama Ter, Austin, TX 78738, USA
4 Omega Optics, 10306 Sausalito Drive, Austin, TX 78759, USA
5 Electrical Engineering, Ingraham School of Engineering, Texas State University, San Marcos, TX 78606, USA
6 Microelectronics Center, University of Texas Austin, 10100 Burnet Road, Austin, TX 78758, USA
7 Optomec, Inc., 3911 Singer Boulevard NE, Albuquerque, NM 87109, USA

Correspondence should be addressed to Xuejun Lu, xuejun.lu@uml.edu

Received 29 April 2011; Revised 1 July 2011; Accepted 7 July 2011

1. Introduction

Printable flexible electronics technology offers a cost-effective way to achieve mass production of large-area flexible electronic circuits without using special lithography equipment. It is expected to offer an enabling technology for numerous applications, particularly those that require or may benefit from the use of flexible polymeric substrates, such as inflatable antennas, electronic papers, RF identification (RFID) tags, smart skins, and flat panel displays. Due to its mechanical flexibility and high field effect mobility, carbon nanotube (CNT) has shown great promises in printable flexible electronics [1–5]. High mobility and high-speed CNT-based printable thin-film transistor (TFT) have been demonstrated [6–10]. In addition to its mechanical flexibility and high field effect mobility, CNT is also a promising material for transistors with bias-independent transconductance due to the special band structure and the one-dimensional (1D) quantum confined density of state (DOS) of CNTs. The bias-independent transconductance promises modulation linearity for analog electronics.

We report an all-printed thin-film transistor (TFT) on a polyimide substrate with linear transconductance response. The TFT is based on our purified single-walled carbon nanotube (SWCNT) solution that is primarily consists of semiconducting carbon nanotubes (CNTs) with low metal impurities. The all-printed TFT exhibits a high ON/OFF ratio of around 103 and bias-independent transconductance over a certain gate bias range. Such bias-independent transconductance property is different from that of conventional metal-oxide-semiconductor field-effect transistors (MOSFETs) due to the special band structure and the one-dimensional (1D) quantum confined density of state (DOS) of CNTs. The bias-independent transconductance promises modulation linearity for analog electronics.
Chemical vapor deposition (CVD) grown method [12, 13] to obtain semiconducting CNTs with good alignment between the source (S) and drain (D) electrodes [13]. While high density aligned CNTs can achieve the highest performance [13], however, due to the high CVD-growth temperature of over 900°C, the CVD grown CNTs are not suitable for the development of printed flexible electronic devices [9]. Purified CNT solutions allow one to print CNT networks on flexible substrates with high field-effect electron mobility [9] and high-speed performance [10] for above-mentioned low-cost printed flexible electronics applications. In this paper, we evaluate the linear response of a CNT-TFT printed at room temperature using our purified single-walled carbon nanotube (SWCNT) solution consisting primarily of semiconducting carbon nanotubes (CNTs) with low metal impurities. The all-printed TFT shows a high ON/OFF ratio of around $10^3$ and bias-independent transconductance over a certain gate bias range. Subthreshold swings of the all-printed TFT are also analyzed and agree well with the CVD-grown CNT-TFTs [12, 13]. The linear response shows that the printed CNT-TFT is promising for analog electronics that requires modulation linearity.

2. Experiment

The all-printed SWCNT-TFT is in a top-gated configuration. It consists of source (S) and drain (D) electrodes, a carrier transport layer based on the purified SWCNT thin film, a gate dielectric layer, and a top gate electrode (G). The highly pure, additive-free, aqueous, SWCNT ink is prepared by Brewer Science Inc. The average tube diameter of the SWCNT is 0.8 nm. The length of the SWCNT varies from a few hundred nm to 1 µm. The trace metal impurity concentration is measured to be <500 ppb. The width (W) of the source and drain electrodes is 500 µm, and the separation between the source and drain electrodes, that is, channel length (L), is 50 µm. All of these TFT elements were printed on a DuPont Kapton FPC polyimide film [15] by using an Optomec’s Aerosol Jet printing system [16]. The source and drain electrodes were first printed on the Kapton FPC polyimide film using UTD Ag silver nanoink from UT-Dots. The active carrier transport layer was then printed, followed by the printing of the gate. Detailed printing process of the SWCNT-TFT is reported elsewhere [10].

3. Results and Discussion

Figure 1 shows the source-drain $I$-$V$ characteristics ($I_D$ versus $V_{DS}$) of the SWCNT-TFT at different gate voltages ($V_G$) from $-2.0$ V to $2.0$ V. At the same source-drain voltage ($V_{DS}$), the drain current ($I_D$) decreases as the gate voltage increases from $-2.0$ V to $2.0$ V, suggesting that the SWCNT layer is a p-type carrier (hole) transportation channel.

![Figure 1: Source-drain $I$-$V$ characteristics ($I_D$ versus $V_{DS}$) of the SWCNT-TFT at different gate voltages ($V_G$). At the same source-drain voltage ($V_{DS}$), the drain current ($I_D$) decreases as the gate voltage increases from $-2.0$ V to $2.0$ V, suggesting that the SWCNT layer is a p-type carrier (hole) transportation channel.]

At a gate bias of 0 V, a turn-on voltage of 1.0 V is observed, indicating Schottky barriers formed between the CNT and the source (S) and drain (D) electrodes. At the gate biases of 1.0 V and 2.0 V, a larger turn-on voltages of 1.3 V and 1.4 V are measured, respectively. This reflects that the SWCNT band-bending can be tuned by the gate bias, which changes the Schottky barriers and leads to the turn-on voltage variations. At a gate bias of $-1.0$ V, a nearly linear $I$-$V$ curve is obtained, indicating the transition from Schottky barrier to Ohmic contact at the SWCNT and the S and D electrode interfaces.

Figure 2 shows the drain current $I_D$ versus $V_G$ curve at the source-drain voltage $V_{DS}$ of $-0.3$ V. A high ON/OFF ratio of $\sim 10^3$ is obtained.

![Figure 2: Drain current $I_D$ versus $V_G$ curves at the source-drain voltage $V_{DS}$ of $-0.3$ V. A high ON/OFF ratio of $\sim 10^3$ is obtained.]

At a gate bias of 0 V, a turn-on voltage of 1.0 V is observed, indicating Schottky barriers formed between the CNT and the source (S) and drain (D) electrodes. At the
The transconductances in this region are low ($\sim -2 \mu A/V$) for all the different source-drain voltages $V_{DS}$ from 0.5 V to 2.0 V. Region II is between the two dashed lines. In this region, the $I_D$ versus $V_G$ curves are linear (referred to the linear region henceforth). The transconductances $g_m$ at different $V_{DS}$ in the region are listed in Table 1.

In Table 1, it is shown that the transconductance varies little with $V_{DS}$ and it stays as a constant when $V_{DS} > 1.0$ V. For a conventional MOSFET, the drain current $I_D$ is related to the $V_{DS}$ in the linear region by the following equation [17]:

$$I_D = \frac{W}{L} \mu n C_o x \left( V_G - V_T - \frac{V_{DS}}{2} \right) V_{DS},$$

where $\mu n$ is the mobility of an electron, $C_o x$ is the oxide capacitance per area, $L$ is the channel length, and $V_T$ is the threshold voltage. From (1), the transconductance of a conventional MOSFET $g_m = \partial I_D/\partial V_G$ is proportional to $V_{DS}$, whereas it is independent of $V_{DS}$ for the all-printed SWCNT-FET in Region II. The difference is attributed to the 1D quantum confined DOS of CNTs [12].

Region III is located to the right side of the second dashed line where the gate biases are positive. Figure 4 shows the logarithmic plots of the $I_D$ versus $V_G$ curves in this region. Linear dependence of natural logarithm of the drain current $\ln(I_D)$ on the gate voltage $V_G$ is obtained in this region, indicating exponential dependence of the drain current $I_D$ on the gate voltage $V_G$. This is similar to a conventional MOSFET in the subthreshold region [17]. The subthreshold slopes are calculated to be 2.1 V/decade, 5.2 V/decade, and 10.3 V/decade at the drain voltages of 1.0 V, 1.5 V, and 2.0 V, respectively. The subthreshold $I-V$ characteristics of an ideal CNT TFT can be expressed as [12]

$$I_D = \frac{4e k T}{h} \exp \left( \frac{e(V_G - V_T)}{k T} \right),$$

where $e$ is the charge of an electron, $h$ is the Planck’s constant, $k$ is the Boltzmann’s constant, and $V_T$ is the threshold voltage. Equation (2) shows that below threshold the drain current $I_D$ has an exponential dependence on $V_G - V_T$ at a rate of $kT/e = 26$ mV at room temperature $T = 300$ K. However, the printed SWCNT TFT shows a lower exponential dependence rate of 0.9 V, 2.2 V, and 4.5 V, at the drain voltages of 1.0 V, 1.5 V, and 2.0 V, respectively. The lower subthreshold slope was also reported [18]. This indicates that the gate bias has a less effective control of the drain current $I_D$ than the ideal CNT TFT. This is possibly due to the electric field screening of the gate bias due to the movement of local charges (electron or ions) stored in the gate dielectric [19]. This electric field screening effect is subject to further investigation.

### Table 1: Transconductance at different $V_{DS}$ in the linear region.

<table>
<thead>
<tr>
<th>Source and drain voltage $V_{DS}$</th>
<th>0.5 V</th>
<th>1.0 V</th>
<th>1.5 V</th>
<th>2.0 V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transconductance $g_m$</td>
<td>$-3.5 \mu A/V$</td>
<td>$-5.7 \mu A/V$</td>
<td>$-7.4 \mu A/V$</td>
<td>$-7.5 \mu A/V$</td>
</tr>
</tbody>
</table>

Figure 3 shows the drain current $I_D$ versus $V_G$ curves at different source-drain voltages $V_{DS}$. The inset in Figure 3 shows the testing configuration. The $I_D$ versus $V_G$ curves can be divided into three regions separated by dashed lines. The three regions are marked in Figure 3 as I, II, and III, respectively. The regions have different transconductances $g_m = \partial I_D/\partial V_G$. Region I is when $V_G < -1.0$ V, the drain current $I_D$ varies little with the gate bias voltage $V_G$ (referred to as the saturation region henceforth). The transconductances in this region are low ($\sim -2 \mu A/V$) for all the different source-drain voltages $V_{DS}$ from 0.5 V to 2.0 V. Region II is between the two dashed lines. In this region, the $I_D$ versus $V_G$ curves are linear (referred to the linear region henceforth). The transconductances $g_m$ at different $V_{DS}$ in the region are listed in Table 1.

4. Conclusion

In this paper, we demonstrated an all-printed flexible TFT based on the purified SWCNT solution. A high ON/OFF ratio of $\sim 10^3$ is obtained. The SWCNT-TFT also shows a linear transconductance region where the transconductance varies little with source and drain voltage bias $V_{DS}$. Sub-threshold swings of the all printed TFT are also analyzed and agree well with the CVD-grown CNT-TFTs [12, 13]. The preliminary demonstration of the linear TFT with high ON/OFF ratio bias-independent transconductance indicates that all-printed flexible TFT based on the purified SWCNT solution is promising for analog RF electronics applications.
Acknowledgments

This research is supported by AFOSR, under Award FA9550-08-1-0070, and NSF STTR Phase II, under Award IIP0924536, and NASA SBIR Phase II, under contract no. NNX09CA37C.

References
