# Performance Analysis of Diode-Assisted Switched LC qZSI Network-Based Multioutput Series-Parallel Topologies in Microgrid Application 

<br>Department of Electrical Engineering, Indian Institute of Technology (BHU), Varanasi, Uttar Pradesh, India<br>Correspondence should be addressed to Shri Prakash Sonkar; shriprakashs.rs.eee16@iitbhu.ac.in

Received 12 October 2021; Accepted 10 January 2022; Published 31 January 2022
Academic Editor: Tianqi Hong
Copyright © 2022 Shri Prakash Sonkar et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.


#### Abstract

In this paper, two (series and parallel versions) quasi $Z$ source inverter (qZSI)-based multioutput series-parallel topologies capable of supplying multiple three-phase AC and single boost DC outputs simultaneously are presented. The proposed parallel version topology can supply $n$ number of AC outputs along with one boost DC with constant voltage and variable current. Similarly, the series version topology can give $n$ number of AC including one boost DC output with constant current and variable voltage. The outputs of the proposed topologies can feed directly to $\mathrm{DC} / \mathrm{AC}$ microgrids and multiple residential loads simultaneously without using any extra adapter/regulator and thereby avoiding local power conversion to meet the load demand. A hybrid pulse width modulation technique with constant frequency is used to operate the proposed topologies. The performance of the proposed topologies is verified by developing the prototypes of 2.18 kW (for parallel version) and 2.02 kW (for series version) for two threephase AC outputs and one boost DC output. The developed prototypes show measured efficiency of $90.01 \%$ for the parallel and $89.95 \%$ for the series version topology.


## 1. Introduction

In recent times, the idea of the AC/DC hybrid microgrid systems (HMGS), containing many electronically controlled strategies of parallel-connected distributed resources that are capable of functioning in both islanded and grid-connected modes, evolved rapidly. It is a systematic approach to interconnect various converter outputs, renewable energy sources, energy storage systems, and local loads within certain areas. The HMGS also provides reliable, low-cost, renewable energy, improves local resilience, and improves the regional electric grid's operation and stability [1, 2]. Moreover, the required prerequisite for futuristic houses with AC/DC loads is a hybrid microgrid. For modern electrical applications such as hybrid microgrids, hybrid electric vehicles, standby power supplies, etc., conventional single-output converters cannot fully meet the simultaneous requirements of different types of voltage outputs [3]. As a result, increasing hybrid microgrid applications and other
residential loads need power converters that provide multiple outputs simultaneously. Hybrid multioutput converters (MOCs) are becoming prominent to achieve these requirements due to their ability to generate multiple AC and DC outputs simultaneously. Besides, MOCs are a cost-effective alternative to solve the power supply issue in remote areas far from the grid. There are several advantages of these converters, such as higher power density, compact size, lower costs, and better reliability [4].

Many studies are ongoing due to the demand and benefits of hybrid MOCs and the literature lists different hybrid MOCs. The MOCs discussed in [5-8] are primarily DC/DC converters able to supply dual DC output using single or dual DC input. However, it does not have any AC at the output. Literature [9] presents a $Z$ source-based bidirectional multiport DC/DC converter that can produce only DC. It is unable to produce multiple AC at the output and requires an additional input filter as the proposed converter has a discontinuous input current. Paper [10] deliberates a $Z$
source-based converter capable of supplying dual AC using two DC inputs and nine switches. However, it is unable to produce DC at the output and needs an additional input filter to make the input current continuous. Topology [11] presents a DC-DC converter with a single input and multiple DC outputs having buck-boost capability with reduced switching losses, but no AC at the output. Article [12] presents a $Z$ source-based dual-input single-output three-phase inverter with a high voltage gain. However, it is not equipped to produce multiple AC at the output. Paper [13] presents a DCDC buck-boost converter topology with high voltage gain and dual outputs. However, it does not have any AC at the output. A high-efficiency coupled inductor-based DC-DC converter with single DC input multiple DC outputs is proposed in [14]. However, it does not have any AC at the output. Paper [15] proposed a novel nonisolated single-input dual output threelevel DC-DC converter for medium and high voltage applications. However, it does not have any AC at the output. Manuscript [16] presents a novel integrated DC/DC topology with step-up and step-down outputs. Their output voltages are regulated simultaneously with no AC at the output. Articles [17, 18] presents single-inductor multi-input multioutput (SIMIMO) DC/DC converters with a high power density and low cost. However, it does not have any provision of AC at the output. Literature [19] discusses multi-input multioutput DC-DC converter with multiple DC outputs for hybrid renewable energy applications. However, it is unable to produce multiple AC. Papers [20, 21] propose DC-DC converters that can produce multiple high step-up DC outputs using a single input. However, they also do not have any provision of AC output. In paper [22], single-stage dual-input single-output high-gain three-phase inverter able to give only single three-phase AC output is proposed. However, it is unable to produce multiple AC at the output. Article [23] proposes a single-stage nonisolated bidirectional multiport DC-DC converter able to produce only DC output. However, it is unable to produce multiple AC at the output. Paper [24] proposes a high peak output power and high power conversion efficiency single-inductor multi-input multioutput (SIMIMO) converter for energy harvesting systems. However, it uses multiple inputs to produce multiple outputs. It is for low power applications and is unable to produce multiple three-phase AC outputs. Article [25] is a multicell multi-input multioutput reconfigurable converter that is unable to produce multiple AC at the output. In [26] a single-phase singlestage single-inductor multioutput DC-AC buck hybrid converter for battery charging application is proposed. It is can perform only buck operations at low power. It is unable to produce multiple three-phase AC at the output. Topology discussed in [27] is three-phase MOCs able to produce unregulated three-phase multiple AC outputs with no DC at the output. Hybrid MOCs discussed in [28] can produce a single DC and three-phase AC output simultaneously from a single DC input. Both the DC and three-phase AC outputs can be independently regulated. However, it is unable to produce multiple AC at the output. MOCs presented in [29] can supply single-phase regulated AC along with one DC output
but not multiple AC. Paper [30] proposed a boost-derived converter that gives unregulated DC and AC outputs but not multiple AC. The topologies proposed in [31, 32] are an interleaved high-gain converter that gives simultaneous unregulated DC and AC outputs but not multiple AC. In [33], a minimum phase dual output hybrid converter with simultaneously regulated AC and DC outputs is presented. However, it is not equipped to offer multiple AC outputs. Hybrid MOC deliberated in [34] is a qZSI-based buck-boost MOC with dual DC and single AC outputs. With only one AC, it can supply two DC outputs in a wide range of output voltages.

In general, existing MOCs have various limitations such as the following: (1) some can produce only multi-DC outputs and cannot produce AC output, (2) some of them can produce both AC and DC having single DC or multiple DC with one AC output and cannot supply multiple AC outputs, (3) the existing hybrid MOCs are having only one AC output, that is single-phase, and thus, they are suitable only for low power application, and (4) no MOC provides multiple three-phase AC outputs and thus, they are not suitable for high power applications.

Therefore, to fulfil the abovementioned gap/limitations the qZSI network-based multioutput series-parallel topologies are proposed in this paper which have the following advantages:
(1) The proposed topologies can produce regulated multiple three-phase AC and single DC outputs simultaneously with different voltage/current
(2) The proposed topologies inherit all the features of the qZSI
(3) The suggested topologies have inherent shootthrough (ST) protection with buck and boost, AC as well as DC voltage capability
(4) Due to single-stage conversion, the proposed topologies have fewer losses and are compact, which results in higher power density and efficiency compared to the traditional multioutput converter
(5) It is less susceptible to electromagnetic interference (EMI)
(6) Like $Z$ source inverter-based multioutput converters, the proposed topology does not require any input filter since it has continuous input current
(7) It has fewer voltage/current stresses on passive components compared to the $Z$ source inverter
(8) For DC-DC and DC-AC power conversion in the hybrid microgrid, renewables, uninterrupted power supplies, and residential AC/DC loads, the proposed topologies outputs can be used
(9) Since it can supply multiple AC along with single DC outputs, the electricity bill can be saved and surplus power can be sold to the government
(10) The proposed topologies can operate at different voltages and frequencies, i.e., 50 and 60 Hz

The configuration of the proposed topologies and principles of operation are explained in Section 2. The hybrid PWM control strategy is explained in Section 3. The theoretical validation is done with hardware results in Section 4. Finally, Section 5 concludes the paper.

## 2. Proposed Series-Parallel Topologies

Figures 1(a) and 1(b) show the circuit diagrams of the proposed topologies in parallel and series versions. By replacing the inverter switch of qZSI with $n$ number of parallel or series connected three-phase inverters, the proposed parallel or series version converter topologies are formed. The $Z$ source network of the proposed topologies of both versions (i.e., parallel and series) has used the same number of components (three capacitors, two inductors, and two diodes). Figure 1(a) depicts the proposed parallel version converter, capable of supplying $n$ number of three-phase AC outputs with the constant voltage and variable currents along with one boost DC simultaneously.

Similarly, the series version can give $n$ number of threephase AC outputs with different voltage and constant load current along with one boost DC. In addition, a circuit modification is done by inserting a parallel branch with a filter capacitor $\left(C_{d c}\right)$ in series with a diode $\left(D_{y}\right)$ across the dclink voltage of the quasi $Z$ source network to obtain the DC output. The suggested topologies are validated for ( $n=2$ ) two inverter units (i.e., for two three-phase AC) and one boost DC in this work. All the outputs can be independently regulated as they are working in voltage mode control.
2.1. Operation Principle, Derivation of Boost Actor, of the Proposed Topologies. The proposed topologies operate in the same way as traditional ZSIs, with shoot-through (ST) and non-shoot-through (NST) states [35].
2.1.1. Shoot-Through (ST) State. To illustrate the circuit behavior during the ST state, the circuit is simplified by replacing inverters with short circuit switches, as shown in Figure 2. All the power switches of all the legs are turned ON at the same time, and the inverter bridge operates in the short circuit mode; consequently, the dc-link voltage $v_{i n v}$ is equal to zero. Diodes $D_{x}$ and $D_{y}$, are reverse biased and currents through them are zero. The reverse-biased diode $D_{y}$ prevents a short circuit across the capacitor $C_{d c}$ and thus protects against circuit damage. The source voltage $v_{\mathrm{in}}$ and capacitors $C_{a}$ and $C_{b}$ discharge the energy to inductors $L_{a}$ and $L_{b}$. The time interval of this mode is $D_{s} T_{s}$, where $D_{s}$ is the ST duty ratio during one switching
period $T_{s}$. By applying KVL and KCL to Figure 2, the equations are given in

$$
\begin{align*}
& L_{a} \frac{d i_{L a}}{d t}=v_{i n}+v_{c a} ; C_{a} \frac{d v_{c a}}{d t}=-i_{L a} \\
& L_{b} \frac{d i_{L b}}{d t}=v_{c b} ; C_{b} \frac{d v_{c b}}{d t}=-i_{L b} \\
& v_{i n v}=0 ; C_{d c} \frac{d v_{c d c}}{d t}=-i_{D C}=-\frac{v_{D C}}{R_{D C}}  \tag{1}\\
& v_{D x}=v_{c a}+v_{c b} ; i_{D x}=i_{D y}=0 .
\end{align*}
$$

2.1.2. Non-Shoot-Through (NST) State. Figure 3 depicts the proposed topologies corresponding circuit diagram in the NST state. An inverted current source $\left(i_{i n v}\right)$ with a potential $v_{i n v}$ represents the three-phase inverter units. None of the switches is triggered at the same time. The voltages through the diodes $D_{x}$ and $D_{y}$ are zero since they are forward biased. In this state, the inductors $L_{a}$ and $L_{b}$ discharge energy and capacitors $C_{a}$ and $C_{b}$ store it, and the dc-link voltage $v_{i n v}$ is not zero. This operating mode's time interval is $(1-D s) T_{s}$. The following equations are given by expression (2) by applying KVL and KCL to Figure 3.

$$
\begin{align*}
& L_{a} \frac{d i_{L a}}{d t}=v_{i n}-v_{c b} ; C_{a} \frac{d v_{c a}}{d t}=i_{L a}-i_{d x} \\
& L_{b} \frac{d i_{L b}}{d t}=-v_{C a} ; C_{b} \frac{d v_{c b}}{d t}=i_{L b}-i_{d x} \\
& v_{i n v}=v_{C a}+v_{c b} ; C_{d c} \frac{d v_{c d c}}{d t}=i_{D y}-i_{D C}  \tag{2}\\
& v_{D x}=v_{D y}=0 ; i_{D x}=i_{L a}+i_{D y}-i_{i n v}
\end{align*}
$$

2.2. Derivation of the Voltage Boost Factor. Based on the flux balance property of $L_{\mathrm{a}}$ and $L_{\mathrm{b}}$, the average inductors voltage in steady-state over one switching period $T_{\mathrm{s}}$ is zero. Thus, from (1) to (2), we have

$$
\left.\begin{array}{l}
D_{s}\left(v_{i n}+v_{C a}\right)+\left(1-D_{s}\right)\left(v_{i n}-v_{C b}\right)=0  \tag{3}\\
D_{s}\left(v_{C b}\right)+\left(1-D_{s}\right)\left(-v_{C a}\right)=0 .
\end{array}\right\}
$$

Solving the above equation (3), the capacitor voltages $v_{C a}, v_{C b}$ and the peak dc-link voltage $v_{i n v}$ of the proposed topology can be derived as


Figure 1: Proposed topologies in (a) parallel version and (b) series version.


Figure 2: Equivalent circuit diagram in ST state of the proposed series and parallel topology.

$$
\begin{align*}
& v_{C a}=\frac{D_{s}}{1-2 D_{s}} v_{i n} ; v_{C b}=\frac{1-D_{s}}{1-2 D_{s}} v_{i n}  \tag{4}\\
& v_{i n v}=v_{D C}=\frac{1}{1-2 D_{s}} v_{i n} \tag{5}
\end{align*}
$$

Similarly, according to the charge balance principle, the average capacitor current in $C_{a}$ and $C_{b}$ in steady-state over one switching period $T_{\mathrm{s}}$ is zero. Therefore, from (1) and (2),

$$
\left.\begin{array}{l}
D_{s}\left(-i_{L a}\right)+\left(1-D_{s}\right)\left(i_{L a}-i_{d x}\right)=0, \\
D_{s}\left(-i_{L b}\right)+\left(1-D_{s}\right)\left(i_{L b}-i_{d x}\right)=0 .
\end{array}\right\}
$$



Figure 3: Equivalent circuit diagram in NST state of the proposed series and parallel topology.

Solving equation (5), the inductor currents $i_{L a}$ and $i_{L b}$ of the proposed topologies can be derived as

$$
\begin{equation*}
i_{L a}=\frac{\left(1-D_{s}\right)}{\left(1-2 D_{s}\right)} i_{d x} ; i_{L b}=\frac{\left(1-D_{s}\right)}{\left(1-2 D_{s}\right)} i_{d x} \tag{6}
\end{equation*}
$$

From (4), the voltage boost factor ( $B$ ) of the proposed topologies can be obtained as

$$
\begin{equation*}
B=\frac{\widehat{v}_{i n v}}{v_{i n}}=\frac{1}{1-2 D_{s}} . \tag{7}
\end{equation*}
$$

From equation (7), as the shoot-through duty ratio $\left(D_{s}\right)$ increases the denominator term ( $1-2 D_{s}$ ) decreases; consequently the boost factor $B$ increases in a rectangular hyperbola manner (Figure 4(a)) and finally becomes infinite at $D_{s}=0.5$.

The peak-phase output voltage $\left(\widehat{v}_{A C}\right)$ of the three-phase inverter is

$$
\begin{gather*}
\left(\widehat{v}_{A C}\right)_{f u n d a \text { mental }}=\widehat{v}_{A C}=\frac{m_{a}}{2} v_{i n v}^{\prime}=\frac{m_{a}}{2}\left(\frac{1}{1-2 D_{s}}\right) v_{i n}  \tag{8}\\
\left(\widehat{v}_{A C}\right)_{f u n d a \text { mental }}=\widehat{v}_{A C}=\frac{m_{a}}{2} v_{i n v}^{\prime}=\frac{m_{a}}{2}\left(\frac{1}{2 m_{a}-1}\right) v_{i n} \tag{9}
\end{gather*}
$$

$v_{i n v}^{\prime}$ is the input voltage of each converter unit and is equal to $v_{i n v}$ and $v_{i n v} / 2$ for parallel and series versions, respectively, and $m_{a}$ is the modulation index of the inverter.

The modulation index $\left(m_{a}\right)$ controls the inverter output voltage. The ratio of peak output voltage ( $\hat{v}_{A C}$ ) to the DC input voltage $\left(v_{i n}\right)$ is known as gain $(G)$ of the three-phase inverter and given by

$$
\begin{gather*}
G=\frac{\left(\hat{v}_{A C}\right)_{\text {fund }}}{v_{i n}}=\frac{m_{a}}{2}\left(\frac{1}{1-2 D_{s}}\right) .  \tag{10}\\
G=\frac{\left(\widehat{v}_{A C}\right)_{\text {fund }}}{v_{i n}}=\frac{m_{a}}{2}\left(\frac{1}{2 m_{a}-1}\right) . \tag{11}
\end{gather*}
$$

From (10), it is clear that the AC gain $(G)$ is directly proportional to modulation index $\left(m_{a}\right)$ and inversely proportional to $D_{s}$. It increases as the $m_{a}$ increases at constant $D_{s}$. The $D_{s}$ must be less than 0.5 because, at $D_{s}=0.5$, the $G$ will become infinite. The gain of the proposed topologies is the same as the gain of conventional qZSI. Equation (11) represents the relation between $G$ and $m_{a}$, and as the $m_{a}$ increases, the $G$ also increases. The value
of $m_{a}$ cannot be equal to 0.5 because, at $m_{a}=0.5, G$ will become infinite. For better performance, high efficiency, and ripple-free sinusoidal AC output of the proposed topologies, the value of $D_{s}$ should be small and $m_{a}$ should be large.

Note that the hybrid PWM used for this proposed topology has the following limitations for the $m_{a}$ and duty ratio $\left(D_{s}\right)$.

$$
\begin{equation*}
D_{s}+m_{a} \leq 1 . \tag{12}
\end{equation*}
$$

Figure 4(a) shows the variation of boost factor (B) with respect to $D_{S}$. As the $D_{S}$ increases the denominator term, ( $1-2 D_{s}$ ) decreases which is inversely proportional to the $B$. Therefore, as the $D_{S}$ increases the $B$ increases in a rectangular hyperbola manner, which can be seen and verified from Figure 4(a) and equation (7). Figure 4(b) shows the variation of AC gain ( $G$ ) with respect to modulation index $\left(m_{a}\right)$ since $G$ is directly proportional to $m_{a}$; therefore, as the $m_{a}$ increases $G$ also increases in a straight-line manner, which can be justified from Figure 4(b) and equation (10). Figure 4(c) shows a graphical 3D representation of the variation of the gain $G$ with $D_{s}$ and $m_{a}$, where $G$ is the ratio of peak $v_{A C}$ and input DC voltage $v_{i n}$. The operating region of the proposed topologies is shown in Figure 4(d). As $D_{s}$ and $m_{a}$ increase, the operating region also increases of the proposed topologies; however, the sum of $D_{s}$ and $m_{a}$ cannot be more than 1 .
2.3. Mathematical Expression for AC and DC Power. The following sections give the AC and DC power expressions for the parallel and series versions of the proposed topologies with two inverter modules.
2.3.1. Proposed Parallel Version Topology. The input voltage for both the inverter units in the parallel version will be the same and equal to $v_{i n v}$. For the same reference voltages $\left(v_{\text {ref }}\right)$ and balanced AC loads, the peak AC voltages ( $\widehat{v}_{\mathrm{AC} 1}$ and $\widehat{v}_{\mathrm{AC} 2}$ ) will be equal, as $v_{i n v}$ for both inverter units will be equal and expressed by (8). The $\widehat{v}_{\mathrm{AC} 1}$ and $\widehat{v}_{\mathrm{AC} 2}$ will be different for different $v_{\text {ref }}$ to the inverter modules. $v_{\text {ref }}$ is the peak value of the inverter unit's required AC output voltage ( $\hat{v}_{\mathrm{AC}}$ ). For both converters, the gain $G$ will be the same and expressed by (10) and (11).

From (8), the rms AC output voltage $\left(v_{A C, r m s}=\widehat{v}_{A C} / \sqrt{2}\right)$ is given as


Figure 4: Different plots among $B, D_{s}, m_{a}$, and (G). (a) The plot between (G) and $m_{a}$, (b) graph between (B) and $D_{s}$, (c) 3D plot between AC voltage gains (G), $D_{s}$, and $m_{a}$, and (d) operating region of the proposed converter topologies.

$$
\begin{equation*}
v_{A C, r m s}=\frac{\widehat{v}_{A C}}{\sqrt{2}}=\frac{G V_{i n}}{\sqrt{2}}=\frac{m_{a}}{2 \sqrt{2}}\left(\frac{1}{1-2 D_{s}}\right) v_{i n} . \tag{13}
\end{equation*}
$$

The three-phase AC power output ( $P_{3-\varnothing}$ ) of both units at the same $v_{\text {ref }}$ is

$$
\begin{equation*}
P_{3-\varnothing}=6 \frac{v_{A C, r m s}^{2}}{R_{A C}}=6 \frac{m_{a}^{2} B^{2} v_{i n}^{2}}{8 R_{A C}} \tag{14}
\end{equation*}
$$

Similarly, the three-phase AC power output $P_{3-\varnothing}$ of both units at different $v_{\text {ref }}$ is

$$
\begin{equation*}
P_{3-\varnothing}=3 \frac{\left(m_{a 1}^{2}+m_{a 2}^{2}\right) B^{2} v_{i n}^{2}}{8 R_{A C}} \tag{15}
\end{equation*}
$$

where $m_{a 1}$ and $m_{a 2}$ are the modulation indices of inverter units 1 and 2 , respectively, and $R_{A C}$ is the AC load resistance.

The DC output power $P_{D C}$ of the proposed topology in parallel version is

$$
\begin{equation*}
P_{D C}=\frac{v_{D C}^{2}}{R_{D C}}=\frac{v_{i n}^{2}}{R_{D C}\left(1-2 D_{s}\right)^{2}}, \tag{16}
\end{equation*}
$$

where $R_{D C}$ is the DC load resistance of the proposed topologies. It is clear from (15) and (16) that $P_{3-\varnothing}$ depends on $m_{a}$ and $D_{s}$ both whereas $P_{D C}$ depends only on $D_{s}$.
2.3.2. Proposed Series Version Topology. In a series version with two units, the dc-link voltage ( $v_{i n v}$ ) is equally divided across the inverter units for a balanced AC load. The peak AC voltages ( $\hat{v}_{A C 1} \& \widehat{v}_{A C 2}$ ) will be equal for the same voltage reference ( $v_{i n v}$ ) and given as (from (8)):

$$
\begin{equation*}
\widehat{v}_{A C 1}=\widehat{v}_{A C 2}=\frac{m_{a}}{2} \frac{v_{i n v}}{2}=\frac{m_{a}}{4}\left(\frac{1}{1-2 D_{s}}\right) v_{i n} . \tag{17}
\end{equation*}
$$

The rms AC output voltage $\left(v_{A C, r m s}\right)$ for both units is given as

$$
\begin{equation*}
v_{A C, r m s}=\frac{\widehat{v}_{A C}}{\sqrt{2}}=\frac{m_{a}}{4 \sqrt{2}}\left(\frac{1}{1-2 D_{s}}\right) v_{i n} . \tag{18}
\end{equation*}
$$

The three-phase AC power output $P_{3-\varnothing}$ of a single unit is given as

$$
\begin{equation*}
P_{3-\varnothing}=3 \frac{v_{A C, r m s}^{2}}{R_{A C}}=3 \frac{m_{a}^{2} B^{2} v_{i n}^{2}}{32 R_{A C}} \tag{19}
\end{equation*}
$$

The three-phase AC power output ( $P_{3-\varnothing}$ ) of both units is given as

$$
\begin{equation*}
P_{3-\varnothing}=6 \frac{v_{A C, r m s}^{2}}{R_{A C}}=6 \frac{m_{a}^{2} B^{2} v_{i n}^{2}}{32 R_{A C}} \tag{20}
\end{equation*}
$$

The DC output power $P_{D C}$ of the series version is the same as that of the parallel version expressed in (16). Since $\widehat{v}_{\mathrm{AC}}$ is directly proportional to $m_{a}$ of the inverter and equal to the peak value of $v_{\text {ref }}$ in voltage control mode, as the $v_{\text {ref }}$ is increased, the $m_{a}$ increases due to which output power increases and vice versa.

### 2.4. Voltage and Current Stresses of the Components of the

 Proposed Topologies. The voltage and current stresses of each component of the proposed topologies are shown in Table 1. In the case of parallel version, if the number of converter units increases the current stress on $L_{a}, L_{b}$, and $D_{x}$ increases, since these elements are dependent on $i_{i n}$ and $i_{i n v}$. As the input voltage (i.e., switch node voltage $v_{\text {inv }}$ ) depends only on constant ST duty $D_{s}$, the $v_{i n v}$ remains constant consequently; there will be no voltage stress. However, in the series version, as the number of inverter units increases, $v_{i n}$ also increases to get the desired output voltage; therefore, the voltage stresses on capacitors and diodes increase, and current stresses remain constant.With the increase in the stress of the front-end passive components (inductors, diodes, and capacitors of the impedance network), the rating will increase and so the cost of individual components increases. However, as the passive components counts are fixed irrespective of the number of units, the overall cost of the proposed topologies for more number units will be less in comparison with the same number of converters connected independently even for three-phase loads. Therefore, it is worthwhile and justified to use the proposed topologies with multiple units for practical applications.

Figures 5(a) and 5(b) show the variation of voltage and current stress with respect to $D_{S}$. From (21) as the $D_{S}$ increases the voltage stress across the capacitors ( $C_{a}$ and $C_{b}$ ) and diodes ( $D_{x}$ and $D_{y}$ ) increases. Similarly, the current stress of inductors ( $L_{a}$ and $L_{b}$ ) increases (6).

$$
\begin{align*}
V_{C a} & =\frac{\left(D_{s}\right) v_{i n}}{\left(1-2 D_{s}\right)}, \\
V_{C b} & =\frac{\left(1-D_{s}\right) v_{i n}}{\left(1-2 D_{s}\right)},  \tag{21}\\
V_{D x} \text { and } V_{D y} & =\frac{v_{i n}}{\left(1-2 D_{s}\right)} .
\end{align*}
$$

Cost analysis of two single-unit individual converters and the proposed topologies with two units connected in parallel for the same power (total 2.18 kW ) is carried out as shown in Tables 2 and 3, respectively. The total number of components (passive elements and switches) is 26 and the cost is 130.36 (USD) in the case of two single-unit individual converters. However, in the case of the proposed topology with two units, the number of components is 19 and the cost is 116.74 (USD). The number of components is less in the proposed topologies with two units, because the passive components are fixed. It is clear from Tables 2 and 3 that, for proposed topologies with two units, the price per component is high due to increased stress/rating. However, the overall cost is less as compared with its counterparts, i.e., two single-unit individual converters.
2.5. Comparative Analysis among Existing Topologies and Proposed Topologies. The proposed topologies are compared with the closely related topologies in Table 4. The table demonstrates some meaningful merits of the proposed topologies in comparison with the existing converter topologies.

## 3. Control Strategy for the Proposed Topologies

For the proposed topologies, the control strategy to control the DC/AC power flow is defined in the following sections.

### 3.1. Hybrid Pulse Width Modulation (PWM) Scheme for the

 Proposed Topologies. A hybrid sinusoidal pulse width modulation scheme with constant frequency shootthrough is implemented on the DSP board to control the proposed topologies. Using the hybrid PWM modulation method, the switching signals for NST and ST state for $Z$ source inverters are obtained [36]. The complete modulation scheme of the proposed switching signal topology is shown in Figure 6. The modulation scheme's logic diagram is shown in Figure 6(a) and the corresponding switching signals are shown in Figure 6(b). For switches 1 to 6 of unit 1 , sx to sz' are corresponding switching signals. By comparing the reference triangular waves with three-phase modulating sinusoidal signals ( $\mathrm{m}_{\mathrm{a}}, \mathrm{m}_{\mathrm{b}}$, and $\mathrm{m}_{\mathrm{c}}$ ) and their complementary signals, the switching signals are generated. The magnitudes of the modulating sinusoidal signals are as per the reference AC output voltages. The ST periods are decided by comparing the reference triangular waves with two constant $\mathrm{d}_{\mathrm{c}}$ signals (upper $v_{\mathrm{u}(\mathrm{dc})}$ and lower $v_{1(\mathrm{dc})}$ ), the magnitude of which is decided by the required DC output voltage. When the triangular carrier wave is higher than the upper constant dc signal $v_{\mathrm{u}(\mathrm{dc})}$ or less than the lower dc signal $v_{(\mathrm{dc})}$, ST signals are generated. In the ST condition, switches of all the legs are ON at the same time. The signal for the first leg of the inverter is produced by comparing $m_{a}$ and its complement with the triangular carrier wave. With the addition of the ST switching signals, signals $s x$ and $s x^{\prime}$ are generated for upper and lower first leg switches, respectively. Comparing the carrier wave with $\mathrm{m}_{\mathrm{b}}$ and $\mathrm{m}_{\mathrm{c}}$, respectively, as well as dc modulating signals, produces switching signals for the second and third legs (sy, sy') and ( $s z, s z^{\prime}$ ).Figure 6(b) shows the PWM signals with the modulation index $m_{\mathrm{a}}=0.3684$ and $D_{\text {st }}=0.3158$ for inverter unit 1 (Figure $7(\mathrm{~d})$ ) with $v_{\text {ref }} 70 \mathrm{~V}$ and $v_{\text {dcref }} 380 \mathrm{~V}$. However, the PWM signals with $m_{\mathrm{a}}=0.2631$ and $D_{\text {st }}=0.3158$ for inverter unit 2 with $v_{\text {ref }}=50 \mathrm{~V}$ and $v_{\text {dcref }}=380 \mathrm{~V}$ are shown in Figures 6(c) and 8(a). From equation (8) $\widehat{v}_{A C}$ is directly proportional to $m_{a}$ and in voltage mode control, the $\widehat{v}_{A C}$ is equal to $v_{\text {ref }}$. Therefore, by varying the $v_{\text {ref }}$ the $m$ can vary; consequently the output power can be varied. Since the proposed topologies use two inverter units, it is possible to operate both units independently by giving them separate switching signals with a single DSP kit as shown in Figures 6(b) and 6(c).

Table 1: Voltage and current stresses of the components.

| Parameter | Voltage stress | Parameter | Current stress |
| :--- | :---: | :---: | :---: |
| $C_{a}$ | $\left(D_{s}\right) v_{i n} /\left(1-2 D_{s}\right)$ | $L_{a}$ | $i_{i n}$ |
| $C_{b}$ | $\left(1-D_{s}\right) v_{i n} /\left(1-2 D_{s}\right)$ | $L_{b}$ | $\left(1-D_{s}\right) i_{i n v} /\left(1-2 D_{s}\right)$ |
| $C_{c d c}$ | $v_{i n}\left(1-2 D_{s}\right)$ | $D_{x}$ | $i_{i n v} /\left(1-2 D_{s}\right)$ |
| $D_{x}, D_{y}$ | $v_{i n}\left(1-2 D_{s}\right)$ | $D_{y}$ | $i_{D C} /\left(1-D_{s}\right)$ |



FIGURE 5: (a) Diodes, capacitor voltage, and (b) inductor current stresses with respect to ST duty cycle $\left(D_{s}\right)$ of the proposed series and parallel topology.

Table 2: Cost of two single-unit individual converters.

| Component name | Item no./rating | Price per component | No. of components required | Total price (USD) |
| :--- | :---: | :---: | :---: | :---: |
| Inductors | $3.5 \mathrm{mH}, 15 \mathrm{~A}$ | 7.15 | 4 | 28.6 |
| Capacitors | $470 \mu \mathrm{~F}, 250 \mathrm{~V}$ | 4.66 | 6 | 27.96 |
| Diodes | $40 \mathrm{EPF06}$ | 4.56 | 4 | 18.24 |
| Inverter switches | FGH40T65UPD | 4.63 | 12 | 55.56 |
| Total number of components |  |  |  |  |
|  | Total cost |  | 26 | --- |

### 3.2. Closed-Loop Control Strategy for the Proposed Topologies.

 The block diagram of the closed-loop control strategy for the suggested topologies is shown in Figure 6(d). The threephase output voltages ( $v_{a}, v_{b}$ and $v_{c}$ ) of the inverter units are controlled by a PI compensator using the $d-q$ control mode. Using the Park and Clark transformations, the sensed AC output voltages are transformed into their $d-q$ components and compared with the $d-q$ components of the reference voltage. Finally, from the controller, sinusoidal modulating signals ( $m_{\mathrm{a}}, m_{\mathrm{b}}$, and $m_{\mathrm{c}}$ ) are obtained. The required DC voltage ( $v_{\text {dcref }}$ ) is compared with the actual DC voltage and the error is passed through the PI controller. Consequently, DC modulating signals are obtained for ST cycles. By using these modulating signals with a triangular signal for PWM operation, the switching signals are produced. Figure 9 displays the block diagram of the overall implementation of the proposed topologies.
## 4. Verification of the Proposed Topologies

To check the effectiveness of the proposed topologies, they are validated experimentally for $n=2$ (i.e., for two simultaneous AC outputs and one DC output). A hardware prototype is fabricated using the same parameters as given in

Table 5. The hybrid PWM signals to control the switches of the proposed topologies are generated by a 32-bit TMS320F28335 DSP operating with a clock frequency of 150 MHz . The full steady-state and dynamic results of the proposed parallel and series version topologies are shown in Sections 4.1 and 4.2. Figure 10 provides a photograph of the experimental setup installed in the laboratory to test proposed topologies. The hardware system consists of an impedance network, DC network, two three-phase inverters, LC filter, and a DSP kit. The three-phase AC outputs are loaded with six $20 \Omega$ loads in a Y-connection and DC output is loaded with a $100 \Omega$.
4.1. Validation of Parallel Version (Regulated Dual AC and Single DC Outputs). In the parallel version, the proposed topology is tested for 2.18 kW with DC power $P_{D C}=1444 \mathrm{~W}$ and AC power $P_{A C}=735 \mathrm{~W}$.

### 4.1.1. Steady-State Result of the Proposed Parallel Version.

 Figure 11 shows the simulation results and Figures 7, 12, and 13 show the hardware results for the steady-state response of the parallel version of the proposed topologies for AC and DC voltage reference $v_{\text {ref }}=70 \mathrm{~V}$ (peak AC for both units)Table 3: Cost of proposed converters with two units.

| Component name | Item no./rating | Price per component | No. of components required | Total price (USD) |
| :--- | :---: | :---: | :---: | :---: |
| Inductors | $5.3 \mathrm{mH}, 20 \mathrm{~A}$ | 12.66 | 2 | 25.32 |
| Capacitors | $470 \mu \mathrm{~F}, 400 \mathrm{~V}$ | 8.28 | 3 | 24.84 |
| Diodes | DWD10G120C5XKSA1 | 5.51 | 2 | 11.02 |
| Inverter switches | FGH40T65UPD | 4.63 | 12 | 55.56 |
| Total number of components |  |  |  |  |
|  | Total cost |  | 19 | --- |

Table 4: Comparison among previously reported and proposed multioutput converters.

| Reference | No. of outputs | Advantages | Disadvantages |
| :---: | :---: | :---: | :---: |
| [11] | $\begin{aligned} & 3 \\ & \text { (extendable) } \end{aligned}$ | (i) Multiple DC outputs <br> (ii) One step-up DC output <br> (iii) Other outputs are step-down DC | (i) Unable to produce AC <br> (ii) Not suitable for high power application |
| [14] | 2 | (i) Produces more than one DC outputs <br> (ii) Uses only one power switch to achieve high efficiency <br> (iii) Soft switching and voltage clamping used to reduce switching and conduction losses | (i) Unable to produce AC output <br> (ii) High number of passive elements: four inductors, four diodes, and three capacitors for two DC outputs (iii) Power density is low |
| [15] | 2 | (i) Simultaneous two buck and boost DC outputs <br> (ii) Less voltage stress across the switches due to three-level structure | (i) No AC output <br> (ii) The number of switches is high for two DC outputs, four switches are required |
| [16] | 2 | (i) Zero voltage switching <br> (ii) Less switching loss <br> (iii) One buck and one boost DC output simultaneously | (i) No AC output <br> (ii) Large number of components: four inductors, three switches, four capacitors, and two diodes for two DC outputs <br> (iii) Low power density |
| [21] | 2 | (i) High step-up voltage gain converter <br> (ii) Produces two DC outputs at a different voltage level <br> (iii) Continuous input current with low ripple due to use of interleaved connection | (i) No AC output <br> (ii) Large number of the inductors, coupled inductors, and capacitors are used: four inductors, four coupled inductors, and nine capacitors are used for two DC outputs <br> (iii) Low power density |
|  |  | (i) Inherent ST protection | (i) No multiple AC output |
| [31] | 2 | (ii) Continuous input current <br> (iii) Two simultaneous DC and AC outputs <br> (i) Inherent ST protection | (ii) Only single-phase AC output <br> (iii) Not suitable for high power application <br> (i) No multiple AC output |
| [32] | 2 | (ii) Two simultaneous DC and AC outputs <br> (iii) Can operate for condition $(D+M) \geq 1, M$ is AC modulation index, $D$ is the duty ratio <br> (i) Minimum phase converter | (ii) Only single-phase AC output <br> (iii) Closed-loop control is not implemented <br> (iv) Not suitable for high power application <br> (i) No multiple AC output |
| [33] | 2 | (ii) Continuous input current <br> (iii) Two simultaneous AC and boost DC outputs <br> (i) Multiple three-phase AC with one boost DC output simultaneously <br> (ii) Less number of passive components (two | (ii) No three-phase output <br> (iii) Because damping resistance losses are increased |
| Proposed topologies | $\begin{aligned} & 3 \\ & \text { (Extendable) } \end{aligned}$ | inductors and two capacitors) irrespective of the number of AC outputs <br> (iii) Higher power density <br> (iv) Suitable for high power applications <br> (v) Inherent ST protection <br> (vi) All the outputs are independently regulated | Remark: the limitations given above in the previous topologies have been taken care of in the proposed converters |

and $v_{\text {dcref }}=380 \mathrm{~V}$, respectively. Figure 11 shows the simulation results for the steady-state response of parallel version of the proposed topologies for AC and DC voltage references $v_{\text {ref }}=70 \mathrm{~V}$ (Peak AC for both units) and $v_{\text {dcref }}=380 \mathrm{~V}$, respectively. With the input voltage $v_{\mathrm{in}}=140 \mathrm{~V}$, the DC load resistance is $100 \Omega$ and the AC load resistance for both the
inverter units is $20 \Omega$. Figure 12(a) shows the input voltage $\left(v_{\mathrm{in}}=140 \mathrm{~V}\right)$, capacitors voltages $\left(v_{C a}=125 \mathrm{~V}\right.$ and $\left.v_{C b}=255 \mathrm{~V}\right)$, and inductor ( $L_{\mathrm{a}}$ ) current ( $\left.i_{\mathrm{La}}=16 \mathrm{~A}\right)$. Figure $12(\mathrm{~b})$ shows inductor $\left(L_{\mathrm{b}}\right)$ current $\left(i_{\mathrm{Lb}}=16 \mathrm{~A}\right)$, dclink voltage ( $v_{i n v}=380 \mathrm{~V}$ ), and diode voltages ( $v_{D x}=380 \mathrm{~V}$ and $v_{D y}=380 \mathrm{~V}$ ). Figure 11 (c) shows DC output current and


Figure 6: (a) Hybrid PWM control logic, (b) PWM switching signal of converter unit 1, (c) switching signal of converter unit 2, and (d) close-loop control strategy for the proposed topologies.
voltage ( $i_{\mathrm{DC}}=3.8 \mathrm{~A}$ and $v_{\mathrm{DC}}=380 \mathrm{~V}$ and) along with threephase voltages ( 140 V peak-peak) of unit 1 . Figure 12(d) shows three-phase currents (7 A peak-peak) of unit 1, threephase voltages ( 140 V peak-peak), and currents ( 7 A peakpeak) of unit 2 . All the values are equal to the respective theoretical values.

Figure 13(a) shows the input voltage ( $v_{\text {in }}=140 \mathrm{~V}$ ), dclink voltage $\left(v_{i n v}\right) 380 \mathrm{~V}$ which is equal to the theoretical value, and inductor currents $i_{\mathrm{La}}$ and $i_{\mathrm{Lb}}$ which are equal to the input current ( $i_{\text {in }}=16.5 \mathrm{~A}$ ). Figure $13(\mathrm{~b})$ shows input voltage, the voltage across the capacitors $C_{a}\left(v_{C a}=125 \mathrm{~V}\right)$ and $C_{b}\left(v_{C b}=255 \mathrm{~V}\right)$, and DC output voltage ( $v_{\mathrm{DC}}=380 \mathrm{~V}$ ). Figure 12(c) shows the input voltage, capacitor voltage ( $v_{C a}=125 \mathrm{~V}$ ), DC output voltage ( $v_{\mathrm{DC}}=380 \mathrm{~V}$ ), and DC output current ( $i_{\mathrm{DC}}=3.8 \mathrm{~A}$ ) with DC load resistance of $100 \Omega$. Hence the DC power $\left(P_{D C}\right)$ output is equal to

1444 W. Figure 12(d) shows the dc-link voltage, DC output voltage, and current with $v_{i n}$. As the $v_{i n v}$ and DC network are in parallel, $v_{i n v}=v_{\mathrm{DC}}=380$. Figure 12(e) shows the diodes ( $D_{x}$ and $D_{y}$ ) voltage waveforms $v_{D x}, v_{D y}$ and capacitor voltage $v_{C a}$ along with input voltage $v_{i n}$. The diodes $D_{x}$ and $D_{y}$ are forward biased during the NST state; therefore, the voltage across it ( $v_{D x}$ and $v_{D y}$ ) is zero. Further, during the ST state, both are reverse biased; consequently, the $v_{D x}$ and $v_{D y}$ are negative $(-380 \mathrm{~V})$. Figure $12(\mathrm{f})$ shows $v_{\text {in }}=140 \mathrm{~V}$, DC output voltage $\left(v_{\mathrm{DC}}=380 \mathrm{~V}\right)$, dc-link voltage ( $v_{\text {inv }}=380 \mathrm{~V}$ ), and voltage waveform across diode $D_{y}$. The diode $D_{y}$ is also forward biased during the NST state; therefore, the voltage across $v_{D y}$ is zero; at the same time the dc-link voltage $v_{i n v}=380 \mathrm{~V}$. Further, during the ST state, $D_{y}$ is reverse biased and the $v_{D y}$ is negative $(v=-380 \mathrm{~V})$.


Figure 7: (a) dc-link voltages, (b) three-phase voltages of unit 1 , (c) three-phase voltages of unit 2, (d) $v_{\mathrm{DC}}$ with phase $a$ voltages $v_{\mathrm{a} 1}$ and $v_{\mathrm{a} 2}$ of inverter units 1 and 2, (e) $i_{\mathrm{DC}}$ with $v_{\mathrm{a} 1}$ and phase $b$ current $\left(i_{b}\right)$, and (f) $i_{\mathrm{DC}}, v_{\mathrm{a} 1}$, and $v_{\mathrm{a} 2}$ of units 1 and 2 with $v_{\mathrm{dcref}}=380 \mathrm{~V}$ and $v_{\text {acref }}=70 \mathrm{~V}$.


Figure 8: Dynamic result of the proposed parallel version topology. (a) Step-up dynamics with $v_{D C}, v_{a 1}$, and $v_{a 2}$ and (b) step-down dynamics with $v_{D C}, v_{a 1}$, and $v_{a 2}$.

Figure 7(a) shows the input voltage $v_{\text {in }}$, dc-link voltages of converter units 1 and 2, i.e., $v_{i n v 1}=v_{i n v 2}=380 \mathrm{~V}$, which is equal to the output of the impedance source network (i.e. $v_{i n v}$ ) as the inverter units are connected in parallel. Figures 7(b) and 7(c) show input voltage $v_{\mathrm{in}}=140 \mathrm{~V}$ and three-phase output voltages of converter units 1 and 2 which have a magnitude of 140 V (peak-peak) while the reference voltage $v_{\text {ref }}$ is 70 V . Figure $7(\mathrm{~d})$ shows $v_{\mathrm{in}}$, output DC voltage $\left(v_{D C}=380 \mathrm{~V}\right.$ with $\left.v_{\text {dcref }}=380 \mathrm{~V}\right)$, and phase $a$ voltages $(140 \mathrm{~V}$ peak-peak) of converter units 1 and 2 with a reference voltage
$\left(v_{\text {ref }}\right)$ of 70 V for both units. Figure 7(e) shows output DC currents $i_{D C}=3.8 \mathrm{~A}$, phase $a$ voltage ( 140 V peak-peak), phase $b$ current $i_{b 1}=7 \mathrm{~A}$ peak-peak of converter unit 1 along with $v_{i n}$. Figure 7(f) shows the output DC voltage, current, and phase $a$ voltage ( 140 V peak-peak) of inverter units 1 and 2. The output DC voltage and currents are 380 V and $i_{D C}=3.8 \mathrm{~A}$ as the DC load resistance is $100 \Omega$ while $v_{\text {dcref }}=380 \mathrm{~V}$ and $v_{\text {acref }}=70 \mathrm{~V}$. For AC reference voltage $v_{\text {ref }}=70 \mathrm{~V}$, all the three phases have the same magnitude (i.e., 140 V peak-peak) and $120^{\circ}$ phase difference showing the stable and balanced system.


Figure 9: Overall implementation of the proposed topologies.

Table 5: Components list of the proposed topologies.

| Parameter | Value |
| :--- | :---: |
| Rated output power $\left(P_{o}\right) /(W)$ | 2.18 and 2.02 kW (for parallel and series) |
| Input voltage, $v_{i n} /(V)$ | 140 (for parallel and series version) |
| Switching frequency, fsw $/(\mathrm{kHz})$ | 10 |
| Z source capacitor $\left(C_{a}, C_{b}, C_{d c}\right) /(\mathrm{uF})$ | 470 |
| Z source inductor $\left(L_{a}, L_{b}\right) /(\mathrm{mH})$ | 5 |
| Output filter inductor $\left(L_{f}\right) /(\mathrm{mH})$ | 2 |
| Output Filter Capacitor $\left(C_{f}\right) /(\mathrm{Uf})$ | 10 |
| Power IGBTs (IKW15N120H3FKSA1) | $1200 \mathrm{~V}, 30 \mathrm{~A}$ |
| Diodes $\left(D_{x}, D_{y}\right)(\mathrm{RURG} 80100)$ | $1000 \mathrm{~V}, 80 \mathrm{~A}$ |
| Output frequency, $f_{o} /(\mathrm{hz})$ | 50 |
| Three-phase resistive load $\left(R_{\mathrm{AC}}\right) /(\Omega)$ | $20 /$ phase |
| DC load resistance $\left(R_{d c}\right) /(\Omega)$ | 100 |

Figure 12(a) shows output DC voltage $v_{D C}=380 \mathrm{~V}$, output DC current $i_{D C}=3.8 \mathrm{~A}$, phase $a$ voltage ( 140 V peakpeak), and phase $a$ current ( 7 A peak-peak) as the AC load resistance is $20 \Omega$ of the converter unit 1 while $v_{\text {dcref }}=380 \mathrm{~V}$ and $v_{\text {acref }}=70 \mathrm{~V}$. Phase $a$ voltage and current are $0^{\circ}$ phase apart from each other. Output DC voltage, current, and phase $a$ voltage of unit 2 with the input voltage ( $v_{\mathrm{in}}=140 \mathrm{~V}$ ) are shown in Figure13(b)which is equal to the theoretical value.
4.1.2. Dynamic Response of the Proposed Parallel Version with the Same AC Reference Voltages. Figure 14 shows the dynamic response of the proposed topologies for DC and AC load transients with the same AC reference voltages. Figures 14(a) and 14(b) show step-up and step-down DC load change in DC network with phase $a$ voltage ( 140 V peak-peak) of converter unit 1 while the $v_{r e f}$ is 70 V and $v_{\text {dcref }}$
is 380 V . As the DC load current is changed from 3.8 A to 7.6 A, the dc-link voltage $v_{i n v}$ slightly decreases and finally, it restores its original position very quickly (within one cycle) and vice versa. Figures 14(c) and 14(d) show DC output voltage ( $v_{\mathrm{dc}}$ ), the step-up and step-down load change in DC network, and phase $a$ voltage ( 140 V peak-peak) of converter units 1 and 2 while the $v_{r e f}$ is 70 V and $v_{d c r e f}$ is 380 V . As the DC load current is changed from 3.8 A to $7.6 \mathrm{~A}, v_{d c}$ slightly decreases and finally it restores its original position very quickly (within one cycle) and vice versa. Figures 14(e) and 14(f) show step-up and step-down AC load change in converter unit 1. In Figure 14(e) the load current of converter unit 1 changes from 7 A to 14 A (peak-peak). As the load current increases the corresponding voltage of phase $a$ $\left(v_{\mathrm{a} 1}\right)$ slightly decreases and it restores its original position within very little time. The DC output voltage ( $v_{D C}$ ) remains unaffected by AC load change. Similarly, in Figure 14(f) the load current of converter unit 1 changes from 14 A


Figure 10: Experimental setup.


Figure 11: Steady-state simulation result of the proposed parallel version converters. (a) Input voltage, capacitor voltages, and inductor current $i_{\mathrm{La}}$, (b) inductor currents $i_{\mathrm{Lb}}$, dc-link voltage $v_{i n v}$, and diode voltages, (c) output DC current and voltage along with three-phase voltage of unit 1 , and (d) three-phase currents of unit 1 and three-phase voltages and currents of unit 2 with $v_{\text {dcref }}=380 \mathrm{~V}$ and $v_{\text {acref }}=70 \mathrm{~V}$.


Figure 12: Steady-state result of the proposed parallel version converters. (a) Inductors current, (b) capacitors voltages, (c) output DC voltage ( $v_{\mathrm{DC}}$ ) and current ( $i_{\mathrm{DC}}$ ), (d) dc-link voltage ( $v_{i n v}$ ) and $v_{\mathrm{DC}}$, (e) diode voltages ( $v_{D x}$ and $v_{D y}$ ), and (f) $v_{i n v}$, $v_{\mathrm{DC}}$, and $v_{D y}$ with $v_{\text {dcref }}=380 \mathrm{~V}$.


Figure 13: (a) Output DC voltage ( $v_{\mathrm{DC}}$ ) and currents ( $i_{\mathrm{DC}}$ ) with $v_{\mathrm{a} 1}$ and phase $a$ current $\left(i_{a}\right)$ of the inverter unit 1 and (b) DC output voltage $\left(v_{\mathrm{DC}}\right)$ and $i_{\mathrm{DC}}$ with $v_{a 2}$ of the inverter unit 2.
(peak-peak) to 7 A . As the load current decreases the corresponding voltage of phase $a\left(v_{a 1}\right)$ slightly increases and it restores its original position within very less time (in one cycle) and the DC output voltage ( $v_{D C}$ ) remains unaffected. It indicates that the system with the proposed converter topology is stable and has a good dynamic response.
4.1.3. Dynamic Response of the Proposed Parallel Version Converter with the Different AC Reference Voltages. Figure 8 shows the dynamic response of the proposed converter topologies for DC and AC load transients at
different AC reference voltages. Figures8(a) and 8(b) show step-up and step-down DC load change in DC network with phase $a$ voltages 140 V and 100 V (peak-peak) of converter units 1 and 2 while the $v_{\text {ref }}$ is $70 \mathrm{~V}, 50 \mathrm{~V}$, and $v_{\text {dcref }}$ is 380 V . As the DC load current is changed from 3.8 A to 7.6 A , the DC output voltage slightly decreases and finally, it restores its original position within one cycle and vice versa.

During the DC load, the AC output voltage ( $v_{A C}$ ) remains unaffected. The 380 V DC output voltage level [37] has been used in DC data centers. Because this is a rather high voltage, particularly effective grounding and protection procedures are required.


Figure 14: Dynamic result of the parallel version topology. (a) Step-up load change with $v_{i n v}$ and $v_{a l}$, (b) step-down load change with $v_{i n v}$ and $v_{a 1}$, (c) step-up load change with $v_{D C}, v_{a 1}$, and $v_{a 2}$, (d) step-down load change with $v_{D C}, v_{a 1}$, and $v_{a 2}$, (e) step-up load change with $v_{a 1}$ and $v_{D C}$, and (f) step-down load change with $v_{a 1}$ and $v_{D C}$ with $v_{\text {dcref }}=380$ and $v_{\text {ref }}=70 \mathrm{~V}$.

### 4.2. Validation of Proposed Series Version (Regulated Dual AC

 and Single DC Outputs). The proposed series version is verified for 2.02 kW with DC power $P_{D C}=1056 \mathrm{~W}$ and AC power $P_{a c}=960 \mathrm{~W}$ power output.
### 4.2.1. Steady-State Response of the Proposed Topologies in the

 Series Version. Figures 15 and 16 show the steady-state simulation and hardware result of the proposed series version, respectively. The DC and AC reference voltages for both the inverter units are 325 V and 80 V .Figures 15 shows the simulation result for the steadystate response of the series version of the proposed topology for AC and DC voltage reference $v_{\text {ref }}=80 \mathrm{~V}$ (peak AC for both units) and $v_{\text {dcref }}=325 \mathrm{~V}$, respectively. With the input voltage $v_{\mathrm{in}}=140 \mathrm{~V}$, the DC load resistance is $100 \Omega$ and the AC load resistance for both inverter units is $20 \Omega$.

Figure 15(a) shows the input voltage ( $v_{\mathrm{in}}=140 \mathrm{~V}$ ), capacitors voltages ( $v_{C a}=97 \mathrm{~V}$ and $v_{C b}=228 \mathrm{~V}$ ), and inductor $\left(L_{\mathrm{a}}\right)$ current $\left(i_{\mathrm{La}}=15.5 \mathrm{~A}\right)$. Figure $15(\mathrm{~b})$ shows inductor $\left(L_{\mathrm{b}}\right)$ current ( $i_{\mathrm{Lb}}=15.5 \mathrm{~A}$ ), dc-link voltage ( $v_{i n v}=325 \mathrm{~V}$ ), and diode voltages ( $v_{D x}=325 \mathrm{~V}$ and $v_{D y}=325 \mathrm{~V}$ ). Figure 15(c) shows DC output current and voltage ( $i_{\mathrm{DC}}=3.25 \mathrm{~A}$ and $\mathrm{vDC}=325 \mathrm{~V}$ and) along with three-phase voltages $(160 \mathrm{~V}$ peak-peak) of unit 1. Figure $15(\mathrm{~d})$ shows three-phase currents ( 8 A peak-peak) of unit 1 , three-phase voltages ( 160 V peak-peak) of unit 2, and currents (8 A peak-peak) of unit 2 . All the values are equal to the respective theoretical values.

It is important to mention that if one unit becomes unbalanced, the other unit will continue to supply power without any interference from unit 1 and vice versa in the case of the parallel version of the proposed topologies. However, in the case of the series version of the proposed topologies, with an unbalanced load, the output voltages and currents of units 1 and 2 will become unbalanced.

Figure 16(a) shows the hardware results with the input voltage $v_{\text {in }}=140 \mathrm{~V}$, dc-link voltage $v_{i n v}=325 \mathrm{~V}$, and inductor currents $i_{\mathrm{La}}=i_{\mathrm{Lb}}=16.1 \mathrm{~A}$ which is also input current ( $i_{\mathrm{in}}$ ). Since $i_{\text {La }}=i_{\text {Lb }}$, charging discharging nature of both inductor currents is the same. Figure $16(\mathrm{~b})$ shows $v_{\text {in }}=140 \mathrm{~V}$, capacitor voltages $v_{\mathrm{Ca}}=97 \mathrm{~V}$ and $v_{\mathrm{Cb}}=228 \mathrm{~V}$, and diode switching voltage $v_{\mathrm{Dx}}=325 \mathrm{~V}$. Figure 16(c) gives input voltage $v_{\mathrm{in}}$, DC output current $i_{\mathrm{DC}}=3.25 \mathrm{~A}, \mathrm{DC}$ output voltage $v_{\mathrm{DC}}=325 \mathrm{~V}$, and dc-link voltage $v_{i n v}=325 \mathrm{~V}$. Here $v_{i n v}$ is equally divided between both units 1 and 2. Figure 16(d) shows the dc-link voltage ( $v_{i n v}=325 \mathrm{~V}$ ) and diode voltages ( $v_{\mathrm{Dx}}=v_{\mathrm{Dy}}=325 \mathrm{~V}$ ) along with input voltage ( $v_{\mathrm{in}}=140 \mathrm{~V}$ ). It is noticed that diodes are reverse biased during ST state and forward biased during NST state. During ST state, $v_{i n v}=0 \mathrm{~V}$ and the diodes $D_{x}$ and $D_{y}$ are reverse biased; consequently the voltages across the diodes are negative ( $v_{\mathrm{Dx}}=v_{\mathrm{Dy}}=-325 \mathrm{~V}$ ).

Further, during the NST state, the diodes are forward biased $\left(v_{\mathrm{Dx}}=v_{\mathrm{Dy}}=0 \mathrm{~V}\right)$ and $v_{i n v}=325 \mathrm{~V}$. Figures 16(e) and 16(f) show three-phase voltages ( $v_{\mathrm{a} 1}, v_{\mathrm{b} 1}, v_{\mathrm{c} 1}$ ) and ( $v_{\mathrm{a} 2}, v_{\mathrm{b} 2}$, $v_{\mathrm{c} 2}$ ) of the inverter units 1 and 2 with $v_{\mathrm{DC}}$ and phase c currents $i_{\mathrm{c} 2}$. All the phases of inverter units 1 and 2 have the


Figure 15: Steady-state simulation result of the proposed series version topology. (a) Input voltage, capacitor voltages, inductor current $i_{\text {La }}$, (b) inductor current $i_{\mathrm{Lb}}$, dc-link voltage $v_{\text {inv }}$, and diode voltages, (c) output DC current and voltage along with three-phase voltages of unit 1 , and (d) three-phase currents of unit 1 and three-phase voltage and currents of unit 2 with $v_{\text {dcref }}=325 \mathrm{~V}$ and $v_{\text {acref }}=80 \mathrm{~V}$.
same voltage magnitude, i.e., 160 V (peak-peak) when the $v_{\text {acref }}$ is 80 V . All the three-phase voltages are $120^{\circ}$ phase apart from each other and balanced.
4.3. Efficiency Analysis and Power Loss Distribution of the Proposed Topologies. Figures 17 and 18 show the experimental efficiency of both the parallel and series version topologies. Figure 17(a) shows the efficiency versus total power output curve during parallel version when AC power is constant and DC power variable. In Figure 17(b), AC power is variable and DC power is constant. From Figures 17(a) and 17(b), it can be
observed that the measured efficiency of the proposed parallel version topology is $90.01 \%$ at 2.18 kW load power.

Similarly, Figure 18(a) shows the efficiency versus total power output curve during the series version when AC power is constant and DC power variable. In Figure 18(b) AC power is variable and DC power is constant. It can be seen from Figures 18(a) and 18(b) that the efficiency of the proposed series version topology is $89.95 \%$ at a load power of 2.02 kW . It is necessary to mention that the efficiency of the proposed topologies can be further improved by optimizing the passive components, printed circuit boards, and semiconductor devices.


Figure 16: Steady-state result of the proposed series version topology. (a) Inductor currents with $v_{i n v}$, (b) capacitor voltages with diode voltage ( $v_{D y}$ ), (c) dc output voltage ( $v_{D C}$ ) and current ( $i_{D C}$ ) with $v_{i n v}$, (d) diode voltages ( $v_{D x}$ and $v_{D y}$ ) with $v_{i n v}$, (e) three-phase voltages of unit 1 with $v_{\mathrm{DC}}$, and ( f ) three-phase voltages of unit 2 with phase $c$ current $i_{\mathrm{c} 2}$.

The power loss distribution of elements of the proposed parallel and series version is shown in Figures 19(a) and 19(b) and calculated as discussed in [38]. This is achieved by calculating the nonidealities, voltages, and currents of the elements of the proposed topologies. Power losses in the proposed topologies are contributed by conduction and switching states of semiconductor devices, as well as losses in passive components [39, 40].

For calculating the power losses, the following assumptions are taken:
(1) The switches are modeled by an ideal switch having a forward resistance $\left(r_{S}\right)$ and a collector to emitter saturation voltage $\left(v_{C E(o n)}\right)$
(2) The diodes are modeled by an ideal switch having a forward series resistance ( $r_{D}$ ) and a forward voltage drop ( $v_{F D}$ )
(3) The winding dc resistance (DCR) of inductors $\left(r_{L}\right)$ and equivalent series resistance (ESR) of capacitors $\left(r_{C}\right)$ are considered
(4) The collector to emitter current of switches ( $i_{C E}$ ), anode to cathode current of diodes ( $i_{D}$ ), the current through inductors ( $i_{L}$ ), and the current through capacitors ( $i_{C}$ ) are considered
(5) The inductor current ripples are ignored
4.4. Losses in Switches (IGBTs). The conduction loss of switches in the inverter bridge is calculated as

$$
\begin{equation*}
P_{C o n d \_S}=\frac{1}{T_{s}} \int_{0}^{T_{s}}\left(v_{C E(o n)} i_{C(\text { avg })}+r_{S} i_{C(r m s)}^{2}\right) \mathrm{d} t . \tag{22}
\end{equation*}
$$

The switching loss is calculated as

$$
\begin{equation*}
P_{\text {Switch_S }}^{\text {on,off }}=\frac{1}{T_{s}} \int_{0}^{t_{o n}+t_{o f f}} v_{C E}(t) i_{C}(t) \mathrm{d} t \tag{23}
\end{equation*}
$$

Total power losses of the inverter switches are calculated as

$$
\begin{equation*}
P_{\text {Total_S }}=12\left(P_{\text {Cond_S }}+P_{\text {Switch_S }}^{o n, o f f}\right) . \tag{24}
\end{equation*}
$$

4.5. Losses in Diodes. The conduction losses of diodes are calculated as

$$
\begin{equation*}
P_{C o n d_{-} D}=\frac{1}{T_{s}} \int_{0}^{T_{s}}\left(v_{F D} i_{D(\text { avg })}+r_{D}^{\left.i_{D(r m s)}^{2}\right)} \mathrm{d} t .\right. \tag{25}
\end{equation*}
$$

Generally, turn-on switching losses of diodes are negligible. The turn-off switching losses of diodes are calculated as

$$
\begin{equation*}
P_{S w i c t h_{-} D}^{o \text { off }}=\frac{2}{T_{s}} \int_{0}^{t_{o f f}} v_{D}(t) i_{D}(t) \mathrm{d} t \tag{26}
\end{equation*}
$$

4.6. Losses in Inductors. The power losses of inductors include core losses and winding losses. Generally, the core


Figure 17: Measured efficiency versus total output power curve for parallel version. (a) Variable DC and constant AC power and (b) variable AC and constant DC power.


Figure 18: Measured efficiency versus total output power curve for series version. (a) Variable DC and constant AC power and (b) variable AC and constant DC power.


Figure 19: Power loss distribution for (a) parallel and (b) series version topologies.
losses are negligible for pulse width modulated converters. The winding losses depend on the resistances of the windings $\left(r_{L}\right)$ of inductors and are calculated as

$$
\begin{equation*}
P_{\text {win } d_{-} L}=r_{L} i_{L(r m s)}^{2} . \tag{27}
\end{equation*}
$$

4.7. Losses in Capacitors. The power losses of the capacitors depend on the equivalent series resistances ( $r_{C}$ ) and are calculated as

$$
\begin{equation*}
P_{r C}=\frac{1}{T_{s}} \int_{0}^{T_{s}} r_{C} i_{C}^{2} \mathrm{~d} t . \tag{28}
\end{equation*}
$$

The overall loss is theoretically calculated by the addition of the above breakup of losses.

To compare the efficiencies of the proposed topologies with other topologies, a comparison table (Table 6) between the proposed topologies and closely related similar hybrid converter topologies is prepared. It is found that the efficiency of the proposed topologies is quite comparable with others. Table 6 shows that the efficiencies of BDHC [35], CFSI [29], and hybrid buck-boost converter [34] are less than that of the proposed topologies. Two converters IHC [32] and minimum phase dual output converter [33] show higher efficiency than that of the proposed topologies. However, there are some advantages of the proposed topologies over these converters. The converters of [32,33]

Table 6: Efficiencies of the various hybrid converters.

| Hybrid converter | Maximum <br> efficiency (\%) |
| :--- | :---: |
| BDHC [31] | 88.1 |
| CFSI [29] | 82.45 |
| Hybrid buck-boost converter [34] | 88.5 |
| IHC [32] | 91.32 |
| Minimum phase dual output converter [33] | 91.4 |
| Proposed parallel topology | 90.01 |
| Proposed series topology | 89.95 |



Figure 20: Efficiency comparison curve of the different converters.
have only one DC and one single-phase AC output, whereas the proposed topologies are capable of providing simultaneous multiple series or parallel three-phase AC along with one DC output.

Figure 20 shows the efficiency comparison curve of the proposed parallel version topology with the other topologies [31-34].

## 5. Conclusion

This paper presents two versions of diode-assisted switched LC series-parallel topologies with $n$ number of AC outputs and one boost DC output simultaneously. The proposed parallel version topology is capable of giving $n$ number of three-phase AC including one boost DC output with constant voltage and variable load current. Likewise, the series version gives $n$ number of three-phase AC including one boost DC output with constant load current and variable voltage. All the outputs of the proposed topologies are independently regulated and can be fed directly to microgrids and multiple loads simultaneously without using an extra local adapter/regulator. The proposed topologies are operated with a hybrid pulse width modulation technique. Detailed mathematical modeling, steady-state, and efficiency analysis are carried out for the proposed topologies in the paper. Finally, 2.18 kW and 2.02 kW prototypes for parallel and series versions topology are developed, respectively, to validate the performance for two AC outputs and one DC output. The measured efficiency of the parallel and series version of the proposed topology is $90.01 \%$ and $89.95 \%$ respectively.

## Abbreviations

| $D_{x}$ and $D_{y}:$ | Diodes |
| :--- | :--- |
| $L_{a}$ and $L_{b}:$ | Inductors |
| DSP: | Digital signal processor |
| PI: | Proportional integral |
| SPWM: | Sinusoidal pulse width modulation |
| HMGS: | Hybrid microgrid systems |
| MOCs: | Multioutput converters |
| qZSI: | Quasi $Z$ source inverter |
| ST: | Shoot-through |
| NST: | Non-shoot-through |
| $R_{D C}:$ | DC load resistance |
| $C_{d c}:$ | Filter capacitor |
| $v_{i n v}:$ | dc-link voltage |
| $v_{\mathrm{in}}:$ | Input voltage |
| $\mathrm{KVL:}$ | Kirchhoffs voltage law |
| $\mathrm{KCL}:$ | Kirchhoff's current law |
| $D_{s}:$ | Duty cycle |
| $T_{\mathrm{s}}:$ | Switching period |
| $v_{\mathrm{C}}:$ | Capacitor voltage |
| $v_{\mathrm{D}}:$ | Diode voltage |
| $v_{\mathrm{DC}}:$ | DC voltage |
| $i_{\mathrm{L}}:$ | Inductor current |
| $i_{\mathrm{D}}:$ | Diode current |
| $B:$ | Boost factor; peak AC voltage |
| $m_{a}:$ | Modulation index |
| $G:$ | Gain |
| $3 \mathrm{~d}:$ | Three-dimensional |
| $v_{\mathrm{AC}}:$ | AC voltage |
| $R_{\mathrm{AC}}:$ | AC load resistance |
| $v_{\text {ref }}:$ | AC reference voltage |
| $P_{3-\varnothing}:$ | Three-phase AC power |
| $P_{D C}:$ | DC power |
| $v_{\mathrm{dcref}}:$ | DC reference voltage |
| $L C:$ | Low pass filter |
| $\mathrm{Y}:$ | Star connection |
| $\mathrm{Z}:$ | Impedance. |
|  |  |

## Data Availability

No data were used to support this study.

## Conflicts of Interest

The authors declare that they have no conflicts of interest.

## References

[1] X. Yu, A. M. Khambadkone, H. Wang, and S. T. S. Terence, "Control of parallel-connected power converters for lowvoltage microgrid-part I: a hybrid control architecture," IEEE Transactions on Power Electronics, vol. 25, no. 12, pp. 29622970, 2010.
[2] P. Shanthi, U. Govindarajan, and D. Parvathyshankar, "Instantaneous power-based current control scheme for VAR compensation in hybrid AC/DC networks for smart grid applications," IET Power Electronics, vol. 7, no. 5, pp. 1216-1226, 2014.
[3] P. C. Loh, D. Li, Y. K. Chai, and F. Blaabjerg, "Autonomous operation of hybrid microgrid with AC and DC subgrids," IEEE Transactions on Power Electronics, vol. 28, no. 5, pp. 2214-2223, 2013.
[4] A. Sharma, B. Pramod, R. K. Singh, and R. Mahanty, "Interleaved hybrid boost converter with simultaneous DC and AC outputs for micro-source applications," in Proceedings of the IEEE Energy Conversion Congress and Exposition, Milwaukee, WI, USA, June 2016.
[5] G. Chen, Z. Jin, Y. Deng, X. He, and X. Qing, "Principle and topology synthesis of integrated single-input dual-output and dual-input single-output DC-DC converters," IEEE Transactions on Industrial Electronics, vol. 65, no. 5, pp. 3815-3825, 2018.
[6] G. Li, J. Xia, K. Wang, Y. Deng, X. He, and Y. Wang, "Hybrid modulation of parallel-series \$LLC\$ resonant converter and phase shift full-bridge converter for a dual-output DC-DC converter," IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 7, no. 2, pp. 833-842, 2019.
[7] P. Mohseni, S. H. Hosseini, M. Sabahi, T. Jalilzadeh, and M. Maalandish, "A new high step-up multi-input multioutput DC-DC converter," IEEE Transactions on Industrial Electronics, vol. 66, no. 7, pp. 5197-5208, 2019.
[8] L. Huang, Y. Zhou, J. Huang, J. Zeng, and G. Chen, "Analysis and design of ZVZCS full-bridge converter with reduced components for input-series-output-parallel application," IEEE Transactions on Industrial Electronics, vol. 68, 2020.
[9] S. Rostami, V. Abbasi, and M. Parastesh, "Design and implementation of a multi-port converter using Z-source converter," IEEE Transactions on Industrial Electronics, vol. 68, no. 10, pp. 9731-9741, 2020.
[10] S. M. Dehghan, M. Mohamadian, A. Yazdian, and F. Ashrafzadeh, "A dual-input-dual-output Z-source inverter," IEEE Transactions on Power Electronics, vol. 25, no. 3, pp. 360-368, 2009.
[11] O. Ray, A. P. Josyula, S. Mishra, and A. Joshi, "Integrated dual-output converter," IEEE Transactions on Industrial Electronics, vol. 62, no. 1, pp. 371-382, 2015.
[12] J.-K. Kim, S.-W. Choi, C.-E. Kim, and G.-W. Moon, "A new standby structure using multi-output full-bridge converter integrating flyback converter," IEEE Transactions on Industrial Electronics, vol. 58, no. 10, pp. 4763-4767, 2011.
[13] A. Mallik and A. Khaligh, "A high step-down dual output nonisolated DC/DC converter with decoupled control," IEEE Transactions on Industry Applications, vol. 54, no. 1, pp. 722-731, 2018.
[14] W. Rong-Jong and J. Kun-Huai, "High-efficiency single-input multiple-output DC-DC converter," IEEE Transactions on Power Electronics, vol. 28, no. 2, pp. 886-898, 2013.
[15] A. Ganjavi, H. Ghoreishy, and A. A. Ahmad, "A novel singleinput dual-output three-level DC-DC converter," IEEE Transactions on Industrial Electronics, vol. 65, no. 10, pp. 8101-8111, 2018.
[16] M. Shang and H. Wang, "A ZVS integrated single-input-dualoutput DC/DC converter for high step-up applications," 2016 IEEE Energy Conversion Congress and Exposition (ECCE), pp. 1-6, 2016.
[17] G. Chen, Y. Liu, X. Qing, M. Ma, and Z. Lin, "Principle and topology derivation of single-inductor multi-input multioutput DC-DC converters," IEEE Transactions on Industrial Electronics, vol. 68, no. 1, pp. 25-36, 2021.
[18] X. L. Li, Z. Dong, C. K. Tse, and D. D.-C. Lu, "Single-inductor multi-input multi-output DC-DC converter with high flexibility and simple control," IEEE Transactions on Power Electronics, vol. 35, no. 12, pp. 13104-13114, 2020.
[19] F. Mumtaz, N. Z. Yahaya, S. T. Meraj, R. Kannan, B. S. M. Singh, and O. Ibrahim, "Multi-input multi-output DC-DC converter network for hybrid renewable energy applications," in Proceedings of the 2020 International Conference on Innovation and Intelligence for Informatics, Computing and Technologies (3ICT), pp. 1-6, Bahrain, December 2020.
[20] S. Markkassery, A. Saradagi, A. D. Mahindrakar, N. Lakshminarasamma, and R. Pasumarthy, "Modeling, design and control of non-isolated single-input multi-output zeta-buck-boost converter," IEEE Transactions on Industry Applications, vol. 56, no. 4, pp. 3904-3918, 2020.
[21] M. Y. Hassani, M. Maalandish, and S. H. Hosseini, "A new single-input multioutput interleaved high step-up DC-DC converter for sustainable energy applications," IEEE Transactions on Power Electronics, vol. 36, no. 2, pp. 1544-1552, 2021.
[22] M. G. Varzaneh, A. Rajaei, A. Jolfaei, and M. R. Khosravi, "A high step-up dual-source three-phase inverter topology with decoupled and reliable control algorithm," IEEE Transactions on Industry Applications, vol. 56, no. 4, pp. 4501-4509, 2020.
[23] R. Faraji, L. Ding, M. Esteki, N. Mazloum, and S. A. Khajehoddin, "Soft-switched single inductor single stage multiport bidirectional power converter for hybrid energy systems," IEEE Transactions on Power Electronics, vol. 36, no. 10, pp. 11298-11315, 2021.
[24] J.-H. Jung, Y.-H. Jung, S.-K. Hong, and O.-K. Kwon, "A high peak output power and high power conversion efficiency SIMIMO converter using optimal on-time control and hybrid zero current switching for energy harvesting systems in IoT applications," IEEE Transactions on Power Electronics, vol. 35, no. 8, pp. 8261-8275, 2020.
[25] Y. Chen, P. Wang, Y. Elasser, and M. Chen, "Multicell reconfigurable multi-input multi-output energy router architecture," IEEE Transactions on Power Electronics, vol. 35, no. 12, pp. 13210-13224, 2020.
[26] A. T. L. Lee, W. Jin, S. Tan, and S. Y. Hui, "Single-inductor multiple-output (SIMO) buck hybrid converter for simultaneous wireless and wired power transfer," IEEE Journal of Emerging and Selected Topics in Power Electronics, 2020.
[27] S. P. Sonkar, V. N. Lal, and R. K. Singh, Three Phase Quasi Z Source Inverters with Multiple AC Outputs, IEEE Energy Conversion Congress and Exposition, Baltimore, MD, USA, 2019.
[28] O. Ray and S. Mishra, "Constant-frequency shoot-through sine pulse-width-modulation scheme for three-phase single-input-hybrid-output converter," IET Power Electronics, vol. 9, no. 9, pp. 1819-1827, 2016.
[29] S. S. Nag, R. Adda, O. Ray, and S. K. Mishra, "Current-fed switched inverter based hybrid topology for DC nanogrid application," in Proceedings of the IEEE 39th Conference of the IEEE Industrial Electronics Society, Vienna, Austria, November 2013.
[30] P. M. Kishore and R. Bhimasingu, "A simplified converter with simultaneous multi-level AC and boost DC outputs for hybrid microgrid applications," in Proceedings of the 2016 IEEE International Conference on Power Electronics, Drives and Energy Systems (PEDES), Trivandrum, India, May 2016.
[31] O. Ray and S. Mishra, "Boost-derived hybrid converter with simultaneous DC and AC outputs," IEEE Transactions on Industry Applications, vol. 50, no. 2, pp. 1082-1093, 2014.
[32] B. V. Kumar, A. Ahmad, R. K. Singh, and R. Mahanty, "Interleaved hybrid converter with simultaneous DC and AC outputs for DC microgrid applications," IEEE Transactions on Industry Applications, vol. 54, no. 3, pp. 2763-2772, 2018.
[33] V. K. Bussa, A. Aman, and R. Singh, "A minimum-phase dual output hybrid converter for standalone hybrid AC/DC supply systems," IEEE Transactions on Industry Applications, vol. 57, 2020.
[34] K. Shiluveru, A. Singh, A. Ahmad, and R. K. Singh, "Hybrid buck-boost multioutput quasi-Z-source converter with dual DC and single AC outputs," IEEE Transactions on Power Electronics, vol. 35, no. 7, pp. 7246-7260, 2020.
[35] F. Z. Peng, A. Joseph, J. Wang et al., "Z-source inverter for motor drives," IEEE Transactions on Power Electronics, vol. 20, no. 4, pp. 857-863, 2005.
[36] A. Abdelhakim, F. Blaabjerg, and P. Mattavelli, "Modulation schemes of the three-phase impedance source inverters-part I: classification and review," IEEE Transactions on Industrial Electronics, vol. 65, no. 8, pp. 6309-6320, 2018.
[37] M. Ton, B. Fortenbery, and W. Tschidi: DC Power for Improved Data Centre Efficiency 2008.
[38] F. Blaabjerg, U. Jaeger, S. Munk-Nielsen, and J. K. Pedersen, "Power losses in PWM-VSI inverter using NPT or PT IGBT devices," IEEE Transactions on Power Electronics, vol. 10, no. 3, pp. 358-367, 1995.
[39] E. Babaei, E. Shokati Asl, M. Hasan Babayi, and S. Laali, "Developed embedded switched-Z-source inverter," IET Power Electronics, vol. 9, no. 9, pp. 1828-1841, 2016.
[40] N. Rao and D. Chamund, Calculating power losses in an IGBT module, Dynex Semiconductor, Lincoln, UK, https://www. dynexsemi.com/assets/downloads/DNX_AN6156.pdf.

